High-Gain Serial-Parallel Switched-Capacitor Step-Up DC-DC Converter

Similar documents
High-Gain Switched-Inductor Switched-Capacitor Step-Up DC-DC Converter

High-Conversion-Ratio Switched-Capacitor Step-Up DC-DC Converter

A High-Gain Multiphase Switched-Capacitor Coupled-Inductor Step-Up DC-DC Converter

A Dual-Clamped-Voltage Coupled-Inductor Switched-Capacitor Step-Up DC-DC Converter

A High-Gain Switched-Coupled-Inductor Switched-Capacitor Step-Up DC-DC Converter

A Closed-Loop High-Gain Switched-Capacitor-Inductor-Based Boost DC-AC Inverter

Active-Harmonic-Elimination-Based Switched-Capacitor Boost DC-AC Inverter

Reconfigurable Switched-Capacitor Converter for Maximum Power Point Tracking of PV System

A Novel Coupled-Inductor Switched-Capacitor Inverter for High-Gain Boost DC-AC Conversion

Three-Stage-MPVD-Based DC-AC Converter Using Sinusoidal PWM Control

CHAPTER 2 DESIGN AND MODELING OF POSITIVE BUCK BOOST CONVERTER WITH CASCADED BUCK BOOST CONVERTER

A Maximum Power Point Tracking of PV System by Adaptive Fuzzy Logic Control

The Feedback PI controller for Buck-Boost converter combining KY and Buck converter

Photovoltaic Controller with CCW Voltage Multiplier Applied To Transformerless High Step-Up DC DC Converter

Transformerless Buck-Boost Converter with Positive Output Voltage and Feedback

CHAPTER 2 A SERIES PARALLEL RESONANT CONVERTER WITH OPEN LOOP CONTROL

Average Behavioral Modeling Technique for Switched- Capacitor Voltage Converters. Dalia El-Ebiary, Maged Fikry, Mohamed Dessouky, Hassan Ghitani

Multiple Output Converter Based On Modified Dickson Charge PumpVoltage Multiplier

Development of a Switched-Capacitor DC DC Converter with Bidirectional Power Flow

International Journal of Emerging Technology in Computer Science & Electronics (IJETCSE) ISSN: Volume 11 Issue 1 NOVEMBER 2014.

IEEE Transactions On Circuits And Systems Ii: Express Briefs, 2007, v. 54 n. 12, p

Sepic Topology Based High Step-Up Step down Soft Switching Bidirectional DC-DC Converter for Energy Storage Applications

THE FEEDBACK PI CONTROLLER FOR BUCK-BOOST CONVERTER COMBINING KY AND BUCK CONVERTER

Universal Multilevel DC-DC Converter with Variable Conversion Ratio, High Compactness Factor and Limited Isolation Feature

DC-DC Converter Based on Cockcroft-Walton for High Voltage Gain

Switched Capacitor Boost Converter

A FIBONACCI-TYPE DC-AC INVERTER DESIGNED BY SWITCHED CAPACITOR TECHNIQUE. Received January 2016; revised May 2016

CHAPTER 6 BRIDGELESS PFC CUK CONVERTER FED PMBLDC MOTOR

11 LEVEL SWITCHED-CAPACITOR INVERTER TOPOLOGY USING SERIES/PARALLEL CONVERSION

IN recent years, the development of high power isolated bidirectional

High Voltage-Boosting Converter with Improved Transfer Ratio

Designing and Implementing of 72V/150V Closed loop Boost Converter for Electoral Vehicle

DESIGN OF COMPENSATOR FOR DC-DC BUCK CONVERTER

Bridgeless Cuk Power Factor Corrector with Regulated Output Voltage

Design and Simulation of Synchronous Buck Converter for Microprocessor Applications

SWITCHED CAPACITOR VOLTAGE CONVERTERS

A New ZVS Bidirectional DC-DC Converter With Phase-Shift Plus PWM Control Scheme

GENERALLY speaking, to decrease the size and weight of

IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE) e-issn: ,p-ISSN: , PP

Modified Buck-Boost Converter with High Step-up and Step-Down Voltage Ratio

RT V DC-DC Boost Converter. Features. General Description. Applications. Ordering Information. Marking Information

High Voltage Gain DC-DC Converter based on Charge Pump Circuit Configuration with Voltage Controller

Published by: PIONEER RESEARCH & DEVELOPMENT GROUP(

Average Behavioral Modeling Technique for Switched- Capacitor Voltage Converters

Single switch three-phase ac to dc converter with reduced voltage stress and current total harmonic distortion

Quasi Z-Source DC-DC Converter With Switched Capacitor

Design of DC-DC Boost Converter in CMOS 0.18µm Technology

A Novel Single-Stage Push Pull Electronic Ballast With High Input Power Factor

IJESRT. Scientific Journal Impact Factor: (ISRA), Impact Factor: [Chakradhar et al., 3(6): June, 2014] ISSN:

A New Quadratic Boost Converter with PFC Applications

Digital Combination of Buck and Boost Converters to Control a Positive Buck Boost Converter and Improve the Output Transients

A Novel Cascaded Multilevel Inverter Using A Single DC Source

High Frequency Soft Switching Of PWM Boost Converter Using Auxiliary Resonant Circuit

AN726. Vishay Siliconix AN726 Design High Frequency, Higher Power Converters With Si9166

Comparative Analysis of Control Strategies for Modular Multilevel Converters

Speed Control of DC Series Motor Using Continuous Input Output Power Buck Converter

Dynamic Performance Investigation of Transformer less High Gain Converter with PI Controller

Chapter 3 : Closed Loop Current Mode DC\DC Boost Converter

A Novel Technique to Reduce the Switching Losses in a Synchronous Buck Converter

Bridgeless Buck Converter with Average Current Mode control for Power Factor Correction and Wide Input Voltage variation

DRIVEN by the growing demand of battery-operated

ISSN: X Impact factor: 4.295

A Three Phase Power Conversion Based on Single Phase and PV System Using Cockcraft-Walton Voltage

Hardware Implementation of Interleaved Converter with Voltage Multiplier Cell for PV System

Analysis and Design of Switched Capacitor Converters

Design Considerations for 12-V/1.5-V, 50-A Voltage Regulator Modules

Current Rebuilding Concept Applied to Boost CCM for PF Correction

1. The current-doubler rectifier can be used to double the load capability of isolated dc dc converters with bipolar secondaryside

A High Voltage Gain DC-DC Boost Converter for PV Cells

PERFORMANCE ANALYSIS OF SOLAR POWER GENERATION SYSTEM WITH A SEVEN-LEVEL INVERTER SUDHEER KUMAR Y, PG STUDENT CHANDRA KIRAN S, ASSISTANT PROFESSOR

A Single Phase Single Stage AC/DC Converter with High Input Power Factor and Tight Output Voltage Regulation

A Fuzzy Controlled High Voltage Boosting Converter Based On Boost Inductors and Capacitors

IN THE high power isolated dc/dc applications, full bridge

SIMULATION WITH THE CUK TOPOLOGY ECE562: Power Electronics I COLORADO STATE UNIVERSITY. Modified in Fall 2011

Performance Evaluation of Negative Output Multiple Lift-Push-Pull Switched Capacitor Luo Converter

THREE PHASE UNINTERRUPTIBLE POWER SUPPLY BASED ON TRANS Z SOURCE INVERTER

Digital Control of a DC-DC Converter

Design and Implementation of a Microcontroller Based Buck Boost Converter as a Smooth Starter for Permanent Magnet Motor

Fuel Cell Based Interleaved Boost Converter for High Voltage Applications

Testing and Stabilizing Feedback Loops in Today s Power Supplies

A Switched Capacitor Based Active Z-Network Boost Converter

CHAPTER 6 INPUT VOLATGE REGULATION AND EXPERIMENTAL INVESTIGATION OF NON-LINEAR DYNAMICS IN PV SYSTEM

Liteon Semiconductor Corporation LSP MHZ, 600mA Synchronous Step-Up Converter

LLC Resonant Converter for Battery Charging Application

Improved Battery Charger Circuit Utilizing Reduced DC-link Capacitors

DC-DC booster with cascaded connected multilevel voltage multiplier applied to transformer less converter for high power applications

CHAPTER 4 PI CONTROLLER BASED LCL RESONANT CONVERTER

COMPARISON OF SIMULATION AND EXPERIMENTAL RESULTS OF ZVS BIDIRECTIONAL DC-DC CONVERTER

A High Step up Boost Converter Using Coupled Inductor with PI Control

A high-efficiency switching amplifier employing multi-level pulse width modulation

Fuzzy Controlled Capacitor Voltage Balancing Control for a Three Level Boost Converter

A high Step-up DC-DC Converter employs Cascading Cockcroft- Walton Voltage Multiplier by omitting Step-up Transformer 1 A.Subrahmanyam, 2 A.

Reduction of Peak Input Currents during Charge Pump Boosting in Monolithically Integrated High-Voltage Generators

HIGH STEP UP SWITCHED CAPACITOR INDUCTOR DC VOLTAGE REGULATOR

DESIGN AND ANALYSIS OF LOW POWER CHARGE PUMP CIRCUIT FOR PHASE-LOCKED LOOP

A7221A DC-DC CONVERTER/BUCK (STEP-DOWN) 600KHz, 16V, 2A SYNCHRONOUS STEP-DOWN CONVERTER

Self Lifted SEPIC-Cuk Combination Converter

Multilevel Inverter Based on Resonant Switched Capacitor Converter

Multilevel Current Source Inverter Based on Inductor Cell Topology

Step-Up Switching-Mode Converter With High Voltage Gain Using a Switched-Capacitor Circuit

Transcription:

High-Gain Serial-Parallel Switched-Capacitor Step-Up DC-DC Converter Yuen-Haw Chang and Song-Ying Kuo Abstract A closed-loop scheme of high-gain serial-parallel switched-capacitor step-up converter (SPSCC) is proposed by combining a phase generator and pulse-width-modulation (PWM) controller for step-up DC-DC conversion and regulation. The SC-based converter needs no magnetic element, e.g. inductor and transformer. In this SPSCC, there are two 3-stage SC cells in cascade between source V S and output V O, where each cell has 3 pumping capacitors. By using these capacitors charging in parallel and discharging in series, plus the front-stage voltage connected in series, each SC cell can be treated as a small step-up converter with a 4 voltage gain. Thus, this SPSCC is able to boost V O to 4 4 times voltage of V S at most just with the fewer number of pumping capacitors (6 totally). Further, the PWM technique is adopted not only to enhance the output regulation for the compensation of the dynamic error between the practical and desired outputs, but also to reinforce output robustness against source or loading variation. Finally, the closed-loop SPSCC is designed by OrCAD SPICE, and simulated for some cases as: (1) steady-state response, (2) dynamic response (source/loading variation). Index Terms high-gain; serial-parallel; step-up; pulsewidth-modulation; switched-capacitor (SC). R I. INTRODUCTION ecently, the demand for portable electronic devices has been increasing fast. With their light weight, small volume, multiple functionality and stand-alone power supply, these devices have found their way into many applications, such as PDA, E-book, cellular phone, etc. General speaking, this kind of portable equipments needs a small and compact power converter for converting battery voltage into the desired voltage value. However, the traditional converters have a larger volume and a heavier weight due to inductive elements, e.g. inductors and transformers. The SC-based power converter, possessing the power stage based on charge pump structure, is one of the good solutions to low-power DC-DC conversion because it has only semiconductor switches and capacitors. Unlike traditional ones, inductor-less SC converters have light weight and small volume. Up to now, many SC types have been suggested and the well-known topologies are described as follows. In 1976, Dickson charge pump was proposed with two-phase clock connected with a diode chain via pumping capacitors [1]. Manuscript received December 2, 2011. This work is supported in part by the National Science Council of Taiwan, R.O.C., under Grant NSC 100-2221-E-324-005. Yuen-Haw Chang and Song-Ying Kuo are with the Department and Graduate Institute of Computer Science and Information Engineering, Chaoyang University of Technology, Taichung, Taiwan, R.O.C. Post code: 413. (e-mail: cyhfyc@cyut.edu.tw, s9927637@cyut.edu.tw). But, its drawbacks included the fixed gain and larger device area. In 1997, Ioinovici and Zhu proposed SC circuit based on two symmetrical SC cells, and PWM was used for the output regulation enhancement [2-3]. In 2001, Starzyk presented a multiphase voltage double (MPVD) by multiphase operation. An n-stage Starzyk MPVD can boost voltage gain up to 2 n at most [4], i.e. the capacitor count in Starzyk is fewer for the same gain. Following the idea, Chang proposed many SC step-up/down DC-DC/DC-AC converters [5-7]. Nevertheless, some improved spaces still exist as follows:(i) Starzyk MPVD has the merits of fewer capacitor count and high gain, but it needs a complicated multiphase control circuit. Dickson charge pump or Ioinovici SC has a simple two-phase control circuit, but the gain is proportional to capacitor count. In this paper, the SPSCC scheme is presented for a compromise between capacitor count, voltage gain, and phase number of control circuit. Here, we use just 6 pumping capacitors to boost V O up to 4 4 times voltage of V S at most. (ii) Many SC circuits suffer from a limited regulation capability. For example, Starzyk MPVD circuit is fixed, the output voltage is also fixed. In this paper, we adopt PWM technique to compensate the error between the practical and desired outputs so as to enhance the output regulation as well as robustness against source/loading variation. II. A. SPSCC scheme CONFIGURATION OF SPSCC Fig. 1 shows the overall circuit configuration of SPSCC, and it contians two major parts: power part and control part for achieving the closed-loop step-up DC-DC conversion and regulation. Firstly, the power part of SPSCC is shown in the upper half of Fig. 1, and it is mainly composed of two SC cells (cell A1 and cella2) in cascade between source V S and output V O. For more details, it includes 6 pumping capacitors (C A11 ~C A13, C A21 ~C A23 ), one output capacitor C L and 8 switches (S1~S4, S5~S8*), where each capacitor has the same capacitance C (C A11 ~C A13 =C A21 ~C A23 =C). Fig. 2 shows the theoretical waveforms of 4 4 SPSCC in a switching cycle T S. Each T S contains four small phases (Phase I, II, III and IV), and each phase has the same phase cycle T (T = T S /4). Secondly, the control part of SPSCC is shown in the lower half of Fig.1, and it is composed of low-pass filter (LPF), PWM block, and phase generator. From the view of controller signal flow, the feedback signal V O is sent into the OP-amp LPF for high-frequency noise rejection. Next the

Fig. 1. Configuration of SPSCC. filtered signal V O is compared with the desired output reference Vref so as to produce the duty-cycle D via the PWM block. The main goal is to keep V O on following Vref by closed-loop duty-cycle adjustment. At the same time, the phase generator can be realized by digital logic gates to generate the switch driver signals (S1~S4, S5~S8*, S A11 ~S A16, and S A21 ~S A26 ). In addition, the PWM switch S8* is controlled by using logic-and combination between S7 and duty-cycle D. In this paper, by using the PWM control, the regulation capability of SPSCC will be improved for different desired output. B. Operation of SPSCC In order to achieving step-up function, this converter needs two basic ways: charging into capacitors in parallel and discharging from capacitors in series. Next, we explain the detailed running steps of SPSCC for boosting the voltage gain of 4 4, 3 3, 2 2, respectively. Operation of 4 4 SPSCC (Please see the symbol of Fig. 3.) (i) Phase I: S1, S2, S A11 ~S A14 : turn on. Then, the Phase I topology is shown in Fig. 3(a). C A11 ~C A13 (Cell A1) are charged in parallel by the V S. (ii) Phase II: S3, S4, S5, S6, S A15 ~S A16, S A21 ~S A24 : turn on. The Phase II topology is shown in Fig. 3(b). C A11 ~C A13 (Cell A1) are discharged in series with the V S to transfer the power to C A21 ~C A23 (Cell A2) in parallel. (iii) Phase III: It repeats Phase I operation as in Fig. 3(c). C A11 ~C A13 (Cell A1) are charged in parallel by the V S. (iv) Phase IV: S3, S4, S7, S8* (PWM), S A15 ~S A16, S A25 ~S A26 : turn on. The Phase IV topology is shown in Fig. 3(d). C A11 ~C A13 (Cell A1), C A21 ~C A23 (Cell A2) are discharged in series with the V S to supply load R L via PWM control of S8*. Operation of 3 3 SPSCC (Please see the symbol of Fig. 3.) (i) Phase I: S1, S2, S A11 ~S A13 : turn on. Then, the Phase I topology is shown in Fig. 3(a). C A11 ~C A12 (Cells A1) are charged in parallel by the V S. (ii) Phase II: S3, S4, S5, S6, S A12, S A15, S A21 ~S A23 : turn on. The Phase II topology is shown in Fig. 3(b). C A11 ~C A12 (Cell A1) are discharged in series with the V S to transfer the power to C A21 ~C A22 (Cell A2) in parallel. (iii) Phase III: It repeats Phase I operation as in Fig. 3(c). C A11 ~C A12 (Cell A1) are charged in parallel by the V S. (iv) Phase IV: S3, S4, S7, S8* (PWM), S A12, S A15, S A22, S A25 : turn on. The Phase IV topology is shown in Fig. 3(d). C A11 ~C A12 (Cell A1), C A21 ~C A22 (Cell A2) are discharged in series with the V S to supply load R L via PWM control of S8*.

TABLE I SWITCH OPERATION OF SPSCC ( : ON) Stage 4 4 3 3 2 2 Phase I II III IV I II III IV I II III IV S1 S2 S3 S4 S5 S6 S7 S8* S A11 S A12 S A13 S A14 S A15 S A16 S A21 S A22 S A23 S A24 S A25 S A26 Operation of 2 2 SPSCC (Please see the symbol of Fig. 3.) (i) Phase I: S1, S2, S A11 : turn on. Then, the Phase I topology is shown in Fig. 3(a). C A11 (Cell A1) are charged in parallel by the V S. (ii) Fig. 2. Theoretical waveforms of 4 4 SPSCC. Phase II: S3, S4, S5, S6, S A11, S A21 : turn on. The Phase II topology is shown in Fig. 3(b). C A11 (Cell A1) are discharging in series with the V S to transfer the power to C A21 (Cell A2) in parallel. (iii) Phase III: It repeats Phase I operation as in Fig. 3(c). C A11 (Cell A1) are charged in parallel by thev S. (iv) Phase IV: S3, S4, S7, S8* (PWM), S A11, S A21 : turn on. The Phase IV topology is shown in Fig. 3(d). C A11 (Cell A1), C A21 (Cell A2) are discharged in series with the V S to supply load R L via PWM control of S8*. By changing the operation of the switches, the SPSCC has the different circuit topologies so as to obtain the various boosting gains (e.g. 4 4, 3 3, 2 2). The switch operation for the various gains is shown in Table I, where S8* is a PWM-ON switch. III. SIMULATION OF SPSCC In this section, based on Fig. 1, the closed-loop SPSCC converter is designed and simulated by OrCAD SPICE tool. The results are illustrated to verify the efficacy of the proposed scheme. The main function of SPSCC is to convert V O to 4 4, 3 3, 2 2 times voltage of V S at most (V S = 3V) for supplying load R L (300Ω) at switching frequency ƒ S (40kHZ). The parameters are listed as: C = 400μF, C L = 550μF (ESR 8mΩ), and the on-state resistance of switches is assumed at 0.005mΩ. Some cases will be simulated and discussed, including: (i) steady-state response, (ii) dynamic response (source/loading variation). (i) Steady-state response: The closed-loop 4 4/3 3/2 2 SPSCC is simulated for Verf = 47.5V/27./12. respectively, and then these output results are obtained as shown in Fig. 4(a)-(b)/Fig. 4 (c)-(d)/fig. 4(e)-(f). In Fig. 4(a), it is found that the settling time is about 20ms, and the steady-state value of V O is really reaching 47.18V, and converter is stable to keep V O following Vref (47.5V). In Fig. 4(b), the output ripple percentage is measured as rp = Δvo/V O = 0.0317%, and the power efficiency is obtained as η = 99.4%. In Fig. 4(c), it is found that the settling time is smaller than 15ms, and the steady-state value of V O is really reaching 26.74V, and converter is stable to keep V O following Vref (27.). In Fig. 4(d), the output ripple percentage is measured as rp = Δvo/V O = 0.0281%, and the power efficiency is obtained as η = 99.6%. In Fig. 4(e), it is found that the settling time is smaller than 10ms, and the steady-state value of V O is really reaching 11.934V, and converter is stable to keep V O following Vref (12.). In Fig. 4(f), the output ripple percentage can be easily found as rp = Δvo/V O =0.0335%, and the power efficiency is obtained as η = 99.3%. Obviously, these results show that the step-up converter has a pretty good steady-state performance. (ii) Dynamic response: Since the source voltage is decreasing naturally with the running time of battery, or varying due to the bad quality battery, the output robustness against source noises must be considered. In the first case, it is assumed that source voltage starts at DC 3., and then have a voltage drop at 20ms form 3. 2.5V as in the upper half of Fig. 5(a).

(a) Phase I. (b) Phase II. (c) Phase III. (d) Phase IV. Fig. 3. Topologies of SPSCC. (4 4:, 3 3:, 2 2: ) From the lower half of Fig. 5(a), obviously, V O is still keeping on 39V (Vref=39V), even though V S has the disturbance lower than standard source of 3.. In the second case, assume that V S is the DC value of 3. and extra plus a sinusoidal disturbance of 0.3V P-P as in the upper half of Fig. 5(b), and the waveform of V O is shown in the lower half. Cleary, V O is still keeping Vref (47.5V) in spite of sinusoidal disturbance. In the third case, the regulation capability for loading variation is discussed. Assume R L is 300Ω normally, and it changes from 300Ω to

5 4 3 2 1 (a) V O = 47.18V. (4 4 SPSCC) 47.24V 47.22V 47.2 47.18V 47.16V 47.14V 26.78V 26.77V 26.76V 26.75V 26.74V 26.73V 26.72V 26.71V 49.70ms 49.75ms 49.80ms 49.85ms 49.90ms 49.95ms 50ms (d) rp = 0.0281%. (3 3 SPSCC) 14V 12V 1 8V 6V 4V 2V 47.12V 49.70ms 49.75ms 49.80ms 49.85ms 49.90ms 49.95ms 50ms 28V (b) rp = 0.0317%. (4 4 SPSCC) (e) V O= 11.934V. (2 2 SPSCC) 11.95 24V 2 16V 12V 8V 4V (c) V O = 26.74V. (3 3 SPSCC) 11.945V 11.94 11.935V 11.93 11.925V 11.92 49.50ms 49.60ms 49.70ms 49.80ms 49.90ms 50ms (f) rp= 0.0335%. (2 2 SPSCC) Fig. 4. SPSCC steady-state response. 60Ω at 20ms. After a short period, the load recovers from 60Ω to 300Ω at 40ms, i.e. R L = 300Ω 60Ω 300Ω. Fig. 5(c) shows the transient waveform of V O at the moment of loading variations. It is found that V O has a small drop at 20ms~40ms and the curve shape becomes thicker during the heavier load, i.e. the output ripple becomes bigger at this moment. These results show that the closed-loop SPSCC has the good output robustness to source/loading variations. IV. CONCLUSIONS A closed-loop scheme of high-gain SPSCC is proposed by combining a phase generator and PWM controller for step-up DC-DC conversion and regulation. The advantages of the proposed scheme are listed as follows. (i) The SC-based SPSCC needs no magnetic element, so I.C. fabrication will be promising. (ii) This SPSCC use just 6 pumping capacitors to boost V O up to 4 4 times voltage of V S at most. (iii) By changing the operation of the switches, the SPSCC has the different circuit topologies so as to obtain the various boosting gains (e.g. 4 4, 3 3, 2 2). (iv) Since using COMS gate as a bidirectional switch, it is helpful to integrate various the step-up topologies into one structure. (v) By using PWM technique, the output regulation is enhanced as well as robustness to source/ loading variation. At present, we have implemented the hardware of SPSCC as shown the photo in Fig. 6. Next, some more experimental results will be obtained and measured for the verification of our SPSCC.

3. 2.8V 2.6V 2.5V 4 3 2 1 3.3V 3.2V (a) Source voltage V S=3V 2.5V. Output voltage V O=39V. 3. 2.8V 2.7V 6 4 2 5. 6 (b)source voltage V S=3±0.3sinwt. Output voltage V O=47.18V. 4. 300Ω 60Ω 300Ω 3. 2. 1. Fig. 6. Hardware implementation of SPSCC. [5] Y.-H. Chang, Design and analysis of pulse-width-modulationbased two-stage current-mode multi-phase voltage doubler, IET Circuits Devices Systems, vol. 4, issue 4, pp. 269-281, July, 2010. [6] Y.-H. Chang, Design and analysis of multistage multiphase switched-capacitor boost DC-AC inverter, IEEE Trans. Circuits and Systems-I: Regular paper, vol. 58, no. 1, pp. 205-218, January, 2011. [7] Y.-H. Chang, Variable-conversion-ratio multistage switchedcapacitor-voltage-multiplier/divider DC-DC converter, IEEE Transactions on Circuit and Systems-I: Regular Papers, vol. 58, no. 8, pp. 1944-1957, August 2011. 4 2 (c) Waveform of V O when R L=300Ω 60Ω 300Ω. Fig. 5. SPSCC dynamic response. REFERENCES [1] J. K. Dickson, On-chip high-voltage generation in MNOS integrated circuits using an improved voltage multiplier technique, IEEE J. Solid-State Circuit, vol. SC:-11, pp. 374 378, Fed. 1976. [2] S. V. Cheong, S. H. Chung, and A. Ioinovici, Duty-cycle control boosts dc-dc converters, IEEE Circuits and Devices Mag., vol. 9, no.2, pp.36-37, 1993. [3] Guangyong Zhu, Adrian Ioinovici, DC-to-DC converter with no magnetic elements and enhanced regulation, IEEE Transactions on Aerospace and Electronic Systems vol. 33, no. 2, pp.499-505, Apple 1997. [4] Starzyk, J.A., Ying-Wei Jan, Fengjing Qiu, A DC-DC charge pump design based on voltage doublers, IEEE Transactions on Circuits and Systems-I: Fundamental Theory and Applications, vol. 48, no. 3, pp. 350-359 March 2001.