54ABT Bit Transparent Latch with TRI-STATE Outputs

Similar documents
74ABT Bit Transparent D-Type Latch with 3-STATE Outputs

74ABT273 Octal D-Type Flip-Flop

54FCT240 Octal Buffer/Line Driver with TRI-STATE Outputs

74ABT244 Octal Buffer/Line Driver with 3-STATE Outputs

74ABT245 Octal Bi-Directional Transceiver with 3-STATE Outputs

74ABT Bit Registered Transceiver with 3-STATE Outputs

74F794 8-Bit Register with Readback

74ABT373 Octal Transparent Latch with 3-STATE Outputs

74ABT Bit Transceiver with 3-STATE Outputs

74ABT377 Octal D-Type Flip-Flop with Clock Enable

74F573 Octal D-Type Latch with 3-STATE Outputs

74FR Bit Bidirectional Transceiver with 3-STATE Outputs

74F2245 Octal Bidirectional Transceiver with TRI-STATE Outputs

74ABT899 9-Bit Latchable Transceiver with Parity Generator/Checker

Low Power Octal ECL/TTL Bi-Directional Translator with Latch

74F540 74F541 Octal Buffer/Line Driver with 3-STATE Outputs

74ABT646 Octal Transceivers and Registers with 3-STATE Outputs

54AC00 54ACT00 Quad 2-Input NAND Gate

74F373 Octal Transparent Latch with 3-STATE Outputs

SCAN182373A Transparent Latch with 25Ω Series Resistor Outputs

DS26C31T/DS26C31M CMOS Quad TRI-STATE Differential Line Driver

54F/74F04 Hex Inverter

54AC191 Up/Down Counter with Preset and Ripple Clock

SCAN16512 Low Voltage Universal 16-bit IEEE Bus Transceiver with TRI-STATE Outputs

74F827 74F Bit Buffers/Line Drivers

74F540 74F541 Octal Buffer/Line Driver with 3-STATE Outputs

DS96172/DS96174 RS-485/RS-422 Quad Differential Line Drivers

DS3486 Quad RS-422, RS-423 Line Receiver

DS3695/DS3695T/DS3696/DS3697 Multipoint RS485/RS422 Transceivers/Repeaters

SCAN16512A Low Voltage Universal 16-bit IEEE Bus Transceiver with TRI-STATE Outputs

74F00 Quad 2-Input NAND Gate

74LVT LVTH16374 Low Voltage 16-Bit D-Type Flip-Flop with 3-STATE Outputs

54AC08 Quad 2-Input AND Gate

DS75451/2/3 Series Dual Peripheral Drivers

DS1488 Quad Line Driver


74ABT126 Quad Buffer with 3-STATE Outputs

74F14 Hex Inverter Schmitt Trigger

DM74ALS652/74ALS652-1 Octal 3-STATE Bus Transceiver and Register

74LVT LVTH16373 Low Voltage 16-Bit Transparent Latch with 3-STATE Outputs

DS16F95, DS36F95 EIA-485/EIA-422A Differential Bus Transceiver

DS7830/DS8830 Dual Differential Line Driver

DS90C031 LVDS Quad CMOS Differential Line Driver

DS3486 Quad RS-422, RS-423 Line Receiver

DM74ALS373 Octal D-Type TRI-STATE Transparent Latch

74ALVC16500 Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs

DS7833 DS8833 DS7835 DS8835 Quad TRI-STATE Bus Transceivers

DS3662 Quad High Speed Trapezoidal Bus Transceiver

LMS75LBC176 Differential Bus Transceivers

74ALVC Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs

P54FCT373T/74fct373T OCTAL TRANSPARENT LATCH WITH 3-STATE OUTPUTS FEATURES DESCRIPTION. Function, Pinout and Drive Compatible with the FCT and F Logic

74LVT245 74LVTH245 Low Voltage Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

DM74LS75 Quad Latches

DS36C279 Low Power EIA-RS-485 Transceiver with Sleep Mode

DS36950 Quad Differential Bus Transceiver

74F157A Quad 2-Input Multiplexer

P54FCT373/74fct373 OCTAL TRANSPARENT LATCH WITH 3-STATE OUTPUTS FEATURES DESCRIPTION. Function, Pinout and Drive Compatible with the FCT and F Logic

DS485 Low Power RS-485/RS-422 Multipoint Transceiver

DS7830 Dual Differential Line Driver


FSTU32160A 16-Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch with 2V Undershoot Protection

74ABT573 Octal D-Type Latch with 3-STATE Outputs

DS90C032 LVDS Quad CMOS Differential Line Receiver

74F32 Quad 2-Input OR Gate

DS14185 EIA/TIA Driver x 5 Receiver

54LS125A DM54LS125A DM74LS125A Quad TRI-STATE Buffers

74F132 Quad 2-Input NAND Schmitt Trigger

Low Power Quint AND/NAND Gate

DS90C032B LVDS Quad CMOS Differential Line Receiver

74ACTQ821 Quiet Series 10-Bit D-Type Flip-Flop with 3-STATE Outputs

74F139 Dual 1-of-4 Decoder/Demultiplexer

FST Bit Low Power Bus Switch

74ABT244 Octal Buffer/Line Driver with 3-STATE Outputs

DS9637A Dual Differential Line Receiver

DS8922/DS8922A/DS8923A TRI-STATE RS-422 Dual Differential Line Driver and Receiver Pairs

74F583 4-Bit BCD Adder

DS14C238 Single Supply TIA/EIA x 4 Driver/Receiver

DM74LS126A Quad 3-STATE Buffer

DM74ALS652 Octal 3-STATE Bus Transceiver and Register

NC7SZ32 TinyLogic UHS 2-Input OR Gate

FST32X Bit Bus Switch

LM161/LM261/LM361 High Speed Differential Comparators

DS1489/DS1489A Quad Line Receiver

74AC573 74ACT573 Octal Latch with 3-STATE Outputs

74LCX125 Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs

DM7411 Triple 3-Input AND Gate

DS DS Series Dual Peripheral Drivers

ADC Bit µp Compatible A/D Converter

74ACQ241 Octal Buffer/Line Driver with 3-STATE Outputs

Low Power Hex TTL-to-ECL Translator

DS90LV017A LVDS Single High Speed Differential Driver

DM74LS30 8-Input NAND Gate

FSTD Bit Bus Switch with Level Shifting

DM74AS651 DM74AS652 Octal Bus Transceiver and Register

INTEGRATED CIRCUITS. 74ABT125 Quad buffer (3-State) Product specification Supersedes data of 1996 Mar 05 IC23 Data Handbook.

DS75160A DS75161A DS75162A IEEE-488 GPIB Transceivers


74AC244 74ACT244 Octal Buffer/Line Driver with 3-STATE Outputs

74AC374 74ACT374 Octal D-Type Flip-Flop with 3-STATE Outputs

DS36C279 Low Power EIA-RS-485 Transceiver with Sleep Mode

Transcription:

54ABT16373 16-Bit Transparent Latch with TRI-STATE Outputs General Description The ABT16373 contains sixteen non-inverting latches with TRI-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is low, the data that meets the setup time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the outputs are in high Z state. Ordering Code: Features n Separate control logic for each byte n 16-bit version of the ABT373 n High impedance glitch free bus loading during entire power up and power down cycle n Non-destructive hot insertion capability n Guaranteed latch-up protection n Standard Microcircuit Drawing (SMD) 5962-9320001 Military Package Package Description Number 54ABT16373W-QML WA48A 48-Lead Cerpack Logic Symbol Pin Description Pin Names OE n LE n D 0 D 15 O 0 O 15 Description Output Enable Input (Active Low) Latch Enable Input Data Inputs Outputs DS100201-1 Connection Diagram Pin Assignment for Cerpack July 1998 54ABT16373 16-Bit Transparent Latch with TRI-STATE Outputs DS100201-2 TRI-STATE is a registered trademark of Corporation. 1998 Corporation DS100201 www.national.com

Functional Description The ABT16373 contains sixteen D-type latches with TRI-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LE n ) input is HIGH, data on the D n enters the latches. In this condition the latches are transparent, i.e., a latch output will change states each time its D input changes. When LE n is LOW, the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE n. The TRI-STATE standard outputs are controlled by the Output Enable (OE n ) input. When OE n is LOW, the standard outputs are in the 2-state mode. When OE n is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. Logic Diagrams Truth Tables Inputs Outputs LE 1 OE 1 D 0 D 7 O 0 O 7 X H X Z H L L L H L H H L L X (Previous) Inputs Outputs LE 2 OE 2 D 8 D 15 O 8 O 15 X H X Z H L L L H L H H L L X (Previous) H = High Voltage Level L = Low Voltage Level X = Immaterial Z = High Impedance Previous = previous output prior to HIGH to LOW transition of LE DS100201-3 DS100201-4 www.national.com 2

Absolute Maximum Ratings (Note 1) Storage Temperature 65 C to +150 C Ambient Temperature under Bias 55 C to +125 C Junction Temperature under Bias Ceramic 55 C to +175 C V CC Pin Potential to Ground Pin 0.5V to +7.0V Input Voltage (Note 2) 0.5V to +7.0V Input Current (Note 2) 30 ma to +5.0 ma Voltage Applied to Any Output in the Disabled or Power-Off State 0.5V to +5.5V in the HIGH State 0.5V to V CC Current Applied to Output in LOW State (Max) twice the rated I OL (ma) DC Latchup Source Current: OE Pin 350 ma (Across Comm Operating Range) Other Pins Over Voltage Latchup (I/O) Recommended Operating Conditions 500 ma 10V Free Air Ambient Temperature Military 55 C to +125 C Supply Voltage Military +4.5V to +5.5V Minimum Input Edge Rate ( V/ t) Data Input 50 mv/ns Enable Input 20 mv/ns Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. DC Electrical Characteristics Symbol Parameter ABT16373 Units V CC Conditions Min Typ Max V IH Input HIGH Voltage 2.0 V Recognized HIGH Signal V IL Input LOW Voltage 0.8 V Recognized LOW Signal V CD Input Clamp Diode Voltage 1.2 V Min I IN = 18 ma V OH Output HIGH Voltage 54ABT 2.5 I OH = 3 ma 54ABT 2.0 I OH = 24 ma V OL Output LOW Voltage 54ABT 0.55 V Min I OL = 48 ma I IH Input HIGH Current 5 µa Max V IN = 2.7V (Note 4) 5 V IN = V CC I BVI Input HIGH Current Breakdown Test 7 µa Max V IN = 7.0V I IL Input LOW Current 5 µa Max V IN = 0.5V (Note 4) 5 V IN = 0.0V V ID Input Leakage Test 4.75 V 0.0 I ID = 1.9 µa All Other Pins Grounded I OZH Output Leakage Current 50 µa 0 5.5V V OUT = 2.7V; OE = 2.0V I OZL Output Leakage Current 50 µa 0 5.5V V OUT = 0.5V; OE = 2.0V I OS Output Short-Circuit Current 100 275 ma Max V OUT = 0.0V I CEX Output High Leakage Current 50 µa Max V OUT = V CC I ZZ Bus Drainage Test 100 µa 0.0 V OUT = 5.5V; All Others GND I CCH Power Supply Current 2.0 ma Max All Outputs HIGH I CCL Power Supply Current 85 ma Max All Outputs LOW I CCZ Power Supply Current 2.0 ma Max OE = V CC All Others at V CC or GND I CCT Additional I CC /Input Outputs Enabled 2.5 ma V I = V CC 2.1V Outputs TRI-STATE 2.5 ma Max Enable Input V I = V CC 2.1V Outputs TRI-STATE 2.5 ma Data Input V I = V CC 2.1V All Others at V CC or GND I CCD Dynamic I CC No Load ma/ Max Outputs Open, LE = V CC (Note 4) 0.15 MHz OE = GND, (Note 3) Note 3: For 8 bits toggling, I CCD < 0.8 ma/mhz. Note 4: Guaranteed, but not tested. One Bit Toggling, 50% Duty Cycle 3 www.national.com

AC Electrical Characteristics Symbol Parameter 54ABT Units T A = 55 C to +125 C V CC = 4.5V to 5.5V C L = 50 pf Min Max t PLH Propagation Delay 1.4 6.5 ns t PHL D n to O n 1.4 6.5 t PLH Propagation Delay 1.7 7.0 ns t PHL LE to O n 1.4 6.3 t PZH Output Enable Time 1.1 6.8 ns t PZL 1.5 6.8 t PHZ Output Disable Time 1.5 8.5 ns t PLZ 1.6 8.0 AC Operating Requirements Symbol Parameter 54ABT Units T A = 55 C to +125 C V CC = 4.5V to 5.5V C L = 50 pf Min Max t s (H) Setup Time, HIGH 2.4 ns t s (L) or LOW D n to LE 2.4 t h (H) Hold Time, HIGH 2.2 ns t h (L) or LOW D n to LE 2.2 t w (H) Pulse Width, 3.3 ns LE HIGH Capacitance Symbol Parameter Typ Units Conditions (T A = 25 C) C IN Input Capacitance 5 pf V CC = 0V C OUT (Note 5) Output Capacitance 11 pf V CC = 5.0V Note 5: C OUT is measured at frequency f = 1 MHz, per MIL-STD-883B, Method 3012. www.national.com 4

AC Loading DS100201-6 *Includes jig and probe capacitance FIGURE 1. Standard AC Test Load FIGURE 5. Propagation Delay, Pulse Width Waveforms DS100201-11 FIGURE 2. Test Input Signal Levels DS100201-10 FIGURE 6. TRI-STATE Output HIGH and LOW Enable and Disable Times DS100201-7 Amplitude Rep. Rate t w t r t f 3.0V 1 MHz 500 ns 2.5 ns 2.5 ns FIGURE 3. Test Input Signal Requirements DS100201-8 FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms DS100201-9 5 www.national.com

54ABT16373 16-Bit Transparent Latch with TRI-STATE Outputs Physical Dimensions inches (millimeters) unless otherwise noted 48-Lead Cerpack NS Package Number WA48A LIFE SUPPORT POLICY NATIONAL S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE- VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI- CONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.