A Broadband Transimpedance Amplifier with Optimum Bias Network Qian Gao 1, a, Sheng Xie 1, b*, Luhong Mao 1, c and Sicong Wu 1, d

Similar documents
A12 10 Gb/s fully integrated CMOS parallel optical receiver front-end amplifier array

A MONOLITHICALLY INTEGRATED PHOTORECEIVER WITH AVALANCHE PHOTODIODE IN CMOS TECHNOLOGY

CHAPTER 4 ULTRA WIDE BAND LOW NOISE AMPLIFIER DESIGN

Design technique of broadband CMOS LNA for DC 11 GHz SDR

High Performance Design Techniques of Transimpedance Amplifier

WITH the rapid proliferation of numerous multimedia

A Low Power Single Ended Inductorless Wideband CMOS LNA with G m Enhancement and Noise Cancellation

1-13GHz Wideband LNA utilizing a Transformer as a Compact Inter-stage Network in 65nm CMOS

CMOS Receiver Design for Optical Communications over the Data-Rate of 20 Gb/s

Linearization Method Using Variable Capacitance in Inter-Stage Matching Networks for CMOS Power Amplifier

SNR characteristics of 850-nm OEIC receiver with a silicon avalanche photodetector

The GBTIA, a 5 Gbit/s Radiation-Hard Optical Receiver for the SLHC Upgrades

A High Gain and Improved Linearity 5.7GHz CMOS LNA with Inductive Source Degeneration Topology

** Dice/wafers are designed to operate from -40 C to +85 C, but +3.3V. V CC LIMITING AMPLIFIER C FILTER 470pF PHOTODIODE FILTER OUT+ IN TIA OUT-

THE INTERNATIONAL JOURNAL OF SCIENCE & TECHNOLEDGE

A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration

Highly linear common-gate mixer employing intrinsic second and third order distortion cancellation

A COMPACT WIDEBAND MATCHING 0.18-µM CMOS UWB LOW-NOISE AMPLIFIER USING ACTIVE FEED- BACK TECHNIQUE

A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram

HIGH-GAIN CMOS LOW NOISE AMPLIFIER FOR ULTRA WIDE-BAND WIRELESS RECEIVER

Design of a Low Power 5GHz CMOS Radio Frequency Low Noise Amplifier Rakshith Venkatesh

2.Circuits Design 2.1 Proposed balun LNA topology

SP 22.3: A 12mW Wide Dynamic Range CMOS Front-End for a Portable GPS Receiver

Design of a Wideband LNA for Human Body Communication

A 19-GHz Broadband Amplifier Using a g m -Boosted Cascode in 0.18-μm CMOS

WITH THE exploding growth of the wireless communication

Analysis and design of a V-band low-noise amplifier in 90 nm CMOS for 60 GHz applications

A new class AB folded-cascode operational amplifier

Low-Noise Amplifiers

L/S-Band 0.18 µm CMOS 6-bit Digital Phase Shifter Design

International Journal of Pure and Applied Mathematics

A CMOS GHz UWB LNA Employing Modified Derivative Superposition Method

1.25Gbps/2.5Gbps, +3V to +5.5V, Low-Noise Transimpedance Preamplifiers for LANs

Comparative Analysis of Compensation Techniques for improving PSRR of an OPAMP

ISSCC 2004 / SESSION 26 / OPTICAL AND FAST I/O / 26.8

DESIGN OF 3 TO 5 GHz CMOS LOW NOISE AMPLIFIER FOR ULTRA-WIDEBAND (UWB) SYSTEM

Department of Electrical Engineering and Computer Sciences, University of California

DESIGN ANALYSIS AND COMPARATIVE STUDY OF RF RECEIVER FRONT-ENDS IN 0.18-µM CMOS

ISSCC 2004 / SESSION 26 / OPTICAL AND FAST I/O / 26.6

Low-Power RF Integrated Circuit Design Techniques for Short-Range Wireless Connectivity

DISTRIBUTED amplification is a popular technique for

Chapter 2 CMOS at Millimeter Wave Frequencies

Instrumentation for Gate Current Noise Measurements on sub-100 nm MOS Transistors

+5V MAX3654 FTTH VIDEO TIA IN+ TIA IN- + OPAMP - Maxim Integrated Products 1

Designing a fully integrated low noise Tunable-Q Active Inductor for RF applications

VITESSE SEMICONDUCTOR CORPORATION. Bandwidth (MHz) VSC

Design Methodology and Applications of SiGe BiCMOS Cascode Opamps with up to 37-GHz Unity Gain Bandwidth

Implementation of Current Reuse Structure in LNAUsing 90nm VLSI Technology for ISM Radio Frequency System

Due to the absence of internal nodes, inverter-based Gm-C filters [1,2] allow achieving bandwidths beyond what is possible

A 10Gbps Analog Adaptive Equalizer and Pulse Shaping Circuit for Backplane Interface

Time Table International SoC Design Conference

A Switched-Capacitor Band-Pass Biquad Filter Using a Simple Quasi-unity Gain Amplifier

Design Transfer impedance amplifier circuit with low power consumption and high bandwidth for Optical communication applications

Performance Analysis of a Low Power Low Noise 4 13 GHz Ultra Wideband LNA

Inductorless CMOS Receiver Front-End Circuits for 10-Gb/s Optical Communications

Index. Small-Signal Models, 14 saturation current, 3, 5 Transistor Cutoff Frequency, 18 transconductance, 16, 22 transit time, 10

A 1MHz-64MHz Active RC TI-LPF with Variable Gain for SDR Receiver in 65-nm CMOS

Rail-To-Rail Output Op-Amp Design with Negative Miller Capacitance Compensation

4-Bit Ka Band SiGe BiCMOS Digital Step Attenuator

ECEN 474/704 Lab 5: Frequency Response of Inverting Amplifiers

An Asymmetrical Bulk CMOS Switch for 2.4 GHz Application

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers

DAT175: Topics in Electronic System Design

G m /I D based Three stage Operational Amplifier Design

ISSCC 2004 / SESSION 26 / OPTICAL AND FAST I/O / 26.4

A 42 fj 8-bit 1.0-GS/s folding and interpolating ADC with 1 GHz signal bandwidth

Performance Enhanced Op- Amp for 65nm CMOS Technologies and Below

A Compact GHz Ultra-Wideband Low-Noise Amplifier in 0.13-m CMOS Po-Yu Chang and Shawn S. H. Hsu, Member, IEEE

URL: <

Advanced Operational Amplifiers

A high-speed CMOS current op amp for very low supply voltage operation

Design of a Low Noise Amplifier using 0.18µm CMOS technology

A 1-V recycling current OTA with improved gain-bandwidth and input/output range

A high image rejection SiGe low noise amplifier using passive notch filter

Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell

Design of a 0.7~3.8GHz Wideband. Power Amplifier in 0.18-µm CMOS Process. Zhiyuan Li, Xiangning Fan

Bandwidth Extension for Transimpedance Amplifiers

A low noise amplifier with improved linearity and high gain

A 3 5 GHz CMOS High Linearity Ultra Wideband Low Noise Amplifier in 0.18µ CMOS

CHAPTER 3 CMOS LOW NOISE AMPLIFIERS

+3.3V, 2.5Gbps Quad Transimpedance Amplifier for System Interconnects

Analysis of 1=f Noise in CMOS Preamplifier With CDS Circuit

Reading. Lecture 33: Context. Lecture Outline. Chapter 9, multi-stage amplifiers. Prof. J. S. Smith

SOLIMAN A. MAHMOUD Department of Electrical Engineering, Faculty of Engineering, Cairo University, Fayoum, Egypt

ISSCC 2003 / SESSION 20 / WIRELESS LOCAL AREA NETWORKING / PAPER 20.5

Fully integrated CMOS transmitter design considerations

ISSCC 2006 / SESSION 11 / RF BUILDING BLOCKS AND PLLS / 11.9

A New Model for Thermal Channel Noise of Deep-Submicron MOSFETS and its Application in RF-CMOS Design

EE 501 Lab 4 Design of two stage op amp with miller compensation

CMOS LNA Design for Ultra Wide Band - Review

Amplifiers Frequency Response Examples

Radivoje Đurić, 2015, Analogna Integrisana Kola 1

LINEARITY IMPROVEMENT OF CASCODE CMOS LNA USING A DIODE CONNECTED NMOS TRANSISTOR WITH A PARALLEL RC CIRCUIT

Datasheet. Preliminary. Transimpedance Amplifier 56 Gbit/s T56-150C. Product Description.

ISSCC 2003 / SESSION 10 / HIGH SPEED BUILDING BLOCKS / PAPER 10.8

A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER

A Fully Integrated 20 Gb/s Optoelectronic Transceiver Implemented in a Standard

A Volterra Series Approach for the Design of Low-Voltage CG-CS Active Baluns

High-efficiency class E/F 3 power amplifiers with extended maximum operating frequency

Design and Implementation of a 1-5 GHz UWB Low Noise Amplifier in 0.18 um CMOS

Transcription:

6th International Conference on Management, Education, Information and Control (MEICI 06) A Broadband Transimpedance Amplifier with Optimum Bias etwork Qian Gao, a, Sheng Xie, b*, Luhong Mao, c and Sicong Wu, d School of Electronic and Information Engineering, Tianjin University, Tianjin 30007, China a Qian_gao@tju.edu.cn, b xie_sheng06@tju.edu.cn, c lhmao@tju.edu.cn, d Wu_little@63.com *The corresponding author Keywords: egulated cascode; Transimpedance amplifier; Matching networks; CMOS Abstract. A novel transimpedance amplifier (TIA) based on regulated cascode (GC) configuration was proposed, in which a bias network was added to ensure the main amplifier and the auxiliary amplifier of GC operate at optimum condition. To achieve high bandwidth, a T-passive matching network was introduced at the input. Since both amplifiers have optimum gain-bandwidth product (GBW), thus low noise and high bandwidth can be obtained in our design scheme. The proposed TIA was designed based on UMC 0.8 μm CMOS process, and the simulation results demonstrated that our TIA has a transimpedance gain of 5 dbω and a -3 db bandwidth of 4 GHz with a input capacitance of pf. The average equivalent input noise current spectral density is about 3 pa/ Hz within -3 db bandwidth. Introduction With the rapid development of mobile Internet, cloud computing and Internet of Things, high speed data communication between board-to-board, chip-to-chip and on-chip is required [], and thus make the optical interconnection become a hot issue in recent years. On the other hand, with the continuous scaling of semiconductor technology, the peak transit frequency of the deep submicron MOSFET device has exceeded tens of gigahertz. Due to the cost-effective performance with a friendly integration scheme, high speed optoelectronic integrated circuits (OEICs) based on CMOS technology have been widely explored [-5]. As a key block of optical transceiver, the transimpedance amplifier (TIA) determines the overall performance of the receive chain, such as operation speed and sensitivity. As a result, improving the bandwidth of TIA becomes one of the critical steps to achieve high speed optical receiver front-end. Due to the low impedance of regulated cascode (GC) configuration [3], which can neutralize the effects of large photodiode (PD) capacitance and the parasitic capacitance, GC topology has been widely employed in gigabit optical receiver. Additionally, the GC TIA also has a lower input referred noise current with respect to common gate (CG) amplifier. To obtain higher bandwidth, various bandwidth enhancement techniques have been demonstrated in GC configuration, such as auxiliary amplifier improvement technique [4, 5], passive matching network [6-3] and polezero cancellation [4, 5]. Compared with other techniques, the passive matching network is found more effective both in bandwidth enhancement and noise reduction. This paper proposed a novel TIA circuit based on GC configuration, in which an optimum bias (OB) was added to improve the gain-bandwidth product (GBW), and a T-passive matching network (PM) was introduced to further extend the bandwidth and reduce the input-referred noise current spectral density. The ovel TIA with Optimum Bias As shown in Fig., conventional GC configuration is constructed by a common-source (CS) auxiliary amplifier (M and B ) and a common-gate (CG) main amplifier ((M and D ), and the auxiliary amplifier is connected between the gate of M and node X. Where the PD is electrically modeled by a current source I PD shunted with a junction capacitance C PD. To achieve better 06. The authors Published by Atlantis Press 087

6th International Conference on Management, Education, Information and Control (MEICI 06) performance parameters, the main amplifier is preferably selected an optimum DC bias at the expense of decreasing the gain-bandwidth product (GBW) of auxiliary amplifier. To solve this problem and obtain maximal GBW, an optimum bias network consisting of C, B and B, marked by the dotted line box, is added to the conventional GC configuration, as shown in Fig.. Where the voltage divider formed by B and B is utilized to provide an optimum bias for M, and the capacitance C is used to isolate the DC biases of both amplifiers and pass the AC signal. Since the DC operating points of both amplifiers are independent of each other, they can be set respectively to the optimum bias condition, and thus a larger GBW can be realized. In our design, the values of resistances ( B & B ) should be large enough to prevent the AC signal shunting to ground, and avoid extra noise introduced by these resistances. B D B B C D M V o C i,cs M B V o M L 3 B M I PD X C in C i,cs S I PD C in L L X S Figure. Schematic of conventional GC Figure. The proposed GC with optimal bias As shown in Fig., the capacitances C in, C i,cs and C gs are shunted at the input node, and they form a large capacitance that would greatly degrade the GC performance at high frequency. Where C in is the total input capacitance including PD capacitance, C gs is the gate-source capacitance of M, C i,cs is the total parasitic capacitance of CS amplifier, and it can be expressed as C C ( g ) C () i,cs gsb mb B gdb where C gsb and C gdb are respectively the gate-source and the gate-drain capacitance of M B, g mb is the transconductance of M B. In broadband circuit design, the passive matching network was usually used to alleviate the gain-bandwidth limitation. ef [0] introduced a matching network formed by the inductors of L and L to reduce the effect of shunt capacitances, and a fifth ladder network was constructed at the input to achieve maximum bandwidth enhancement and maximum gain flatness [0]. However, the photocurrent would flow through the input parasitic capacitance C i,cs rather than GC input impedance at high frequencies, thus leads to the reduction of GC bandwidth. To avoid this situation, the inductor L 3 is therefore inserted between the X node and the gate of M B [8], as shown in Fig.. The relationship between the drain current of M B and V x is G id,mb g V mb L C mb x 3 i,cs. As can be seen in Eq., the effective conductance G mb increases with increasing the frequency, which compensates the gain reduction caused by the Miller effect of CS amplifier at high frequencies. By using T-passive matching network and optimum bias, the GBW of proposed TIA is up to its theoretical limit. () 06. The authors Published by Atlantis Press 088

6th International Conference on Management, Education, Information and Control (MEICI 06) oise Analysis and eduction As we know, the noise performance of input stage directly affects the bit error rate (BE) of whole optical receiver. Therefore, the noise of GC input stage will be analyzed in the following by using the standard noise analysis in terms of E n -I n model [9]. The equivalent input noise current of proposed TIA is given by where i L C C (3) n,eq in b T in B L C ( G ) C C ( G ) mb B b i,cs mb B gs gsb B (4) C C (5) T gsb B i,cs 4kT 4kT 4kT GmB B G D S mb B s 4kT GmB G B B mb B (6) (7) 4kT gm g G D m mb B where k is Boltzmann constant, and T is the absolute temperature. As it can be seen from Eq. 3, the noise from D and S is dominant at low frequencies. In order to reduce the low frequency noise, the value of s should be increased, but this will lower the drain voltage of M B in conventional GC, which make the main amplifier deviate the optimum bias condition. On the other hand, if we reduce the value of B or/and the gate width of M B, the auxiliary amplifier gain will decrease, thus increasing the channel thermal noise contribution from M B. Fortunately, the optimum bias network added in proposed TIA guarantees both amplifiers can operate at respective optimum bias condition while increasing the value of s. According to the second term of Eq. 3, the growth rate of input noise current at high frequencies depends on the input capacitance C in. The matching network introduced in Fig. isolates the effects of parasitic capacitance, and reduces the noise contribution from M and M B at the frequency of desired bandwidth. Therefore, the input noise current decreases significantly at high frequencies with respect to the conventional GC configuration. Simulation esults The proposed TIA is simulated in UMC 0.8 μm CMOS process, and a PD capacitance of pf is adopted. The frequency response with/without the optimum bias (OB) and T-passive matching network (PM) is illustrated in Fig. 3. For comparison, the frequency response of conventional GC is also shown. As can be seen, the -3 db bandwidth expands from 7 to 8. GHz after introduction of OB, and it increases to 4 GHz by using OB and PM. Fig. 4 shows the input referred noise current spectrum density of GC with/without OB and PM. The noise of TIA with OB is less than that of the conventional GC, but the noise of TIA with OB and PM decreases significantly at high frequencies, this is well agree with the analysis of Section 3. The average equivalent input noise current spectral density is about 3 pa/ Hz within -3 db bandwidth. (8) 06. The authors Published by Atlantis Press 089

6th International Conference on Management, Education, Information and Control (MEICI 06) Fig. 5 shows the simulated eye diagram with a 3- pseudo-random bit sequence (PBS) for 0 Gb/s and 5 Gb/s, and the photocurrent amplitude is 50 μa. The eye diagram indicates that the increase of bandwidth and the decrease of noise are at the cost of ringing response in the time domain. Such a response results from the zeros and poles added to the transfer function by establishing matching network at the input node. This in turn partly causes the inter-symbol interference and closes vertically eye, but our proposed TIA still achieves high performance. For comparison, Table summarized the performance of our proposed TIA and the results of prior works. Obviously, the proposed TIA has larger bandwidth and smaller noise while keeping other parameters comparable. Figure 3. Frequency response of GC with/ without OB and PM Figure 4. Input referred noise current spectrum density of GC with/without OB and PM (b) (a) Figure 5. Simulated eye diagram of the proposed TIA at (a) 0-Gb/s and (b) 5-Gb/s. Table Parameter Transimpedance Gain ( dbω) Bandwidth (GHz) Input PD capacitance (pf) Input oise (pa / Hz) umber of inductance Summary and comparison of other works. ef. [8] ef. [9] ef. [] ef. [] This work 57 53 54 59 5 8. 8 7 8.6 4 0.5 0.5 8 8 5 3 3 4 3 06. The authors Published by Atlantis Press 0830

6th International Conference on Management, Education, Information and Control (MEICI 06) Conclusion In this paper, a novel broadband TIA is proposed based on GC configuration, in which the optimum bias and T-passive matching network are introduced to neutralize the effects of parasitic capacitance. Simulation results shown that both the optimum bias and the passive matching network can effectively expand the bandwidth and reduce the noise. Since the eye diagram is clear at 5 Gb/s, our proposed TIA is expected to be applied for high speed optical interconnection. Acknowledgments This work is supported by the ational atural Science Foundation of China (o. 647408). eferences [] J. Kim and J. F. Buckwalter, A 40-Gb/s optical transceiver front-end in 45 nm SOI CMOS, IEEE J. of Solid-State Circuits. 47 (0) 65-66. [] S. Xie, X. Z. Tao, L. H. Mao, et al. High-Gm differential regulated cascode transimpedance amplifier, Trans. Tianjin Univ. (06) 345 35. [3] S.M. Park, H.J. Yoo,.5-Gb/s regulated cascode CMOS transimpedance amplifier for gigabit ethernet applications, IEEE J. Solid-State Circuits 39 (004). [4] L. Chen, P.A. Samuel, Low-power, 6GHz transformer-based regulated cascode transimpedance amplifier in 0.5μm SiGe BiCMOS, Bipolar/BiCMOS Circuits and Technology Meeting, ( 0) 89-85. [5] Z.D. Yun, A high-speed fully-integrated POF receiver with large-area photo detectors in 65 nm CMOS, IEEE J. Solid-State Circuits. 47 (0) 080-09. [6] L.L. Chen, Z.Q. Li, Z.G. Wang, A 0-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.8-μm CMOS Technology, IEEE J. of Solid-State Circuits, 46 (0) 58-67. [7] D. Li et al. A Low-noise design technique for high-speed CMOS optical receivers, IEEE J. of Solid-State Circuits, 49 (04) 437-447. [8] M. Seifouri, P. Amiri, M. akidei, Design of broadband transimpedance amplifier for optical communication systems, micreoelectronics Journal, 46 (05) 679-684. [9] Q.W. Song, L.H. Mao, S. Xie, et al. ovel pre-equalization transimpedance amplifier for 0 Gb/s optical interconnects, Journal of Semiconductors, 36 (05) -5. [0] Z. Lu, K.S. Yeo, J.G. Ma, et al. Broad-band technique for transimpedance amplifiers, IEEE Trans. Circuits Syst. 54 (007) 590 599. [] B. Analui, A. Hajimiri, Bandwidth enhancement for transimpedance amplifiers, IEEE J. Solid-State Circuits 39 (004) 63 70. [] Z.H. Lu, K.S. Yeo, W.M. Lim, et al. Design of a CMOS broadband transimpedance amplifiers with active feedback, IEEE Trans. Very Large Scale Integ. (VLSI) Syst. 8 (00) 46 47. [3] C.Y. Wang, C.S. Wang, C.K. Wang, An 8 mw two stage CMOS transimpedance amplifier for 0 Gb/s optical application. IEEE Asian Solid State Circuits Conference, 007. [4] A.H.M. Shirazi,. Molavi, P.S. Woo, et al. A low-power DC to 7 GHz transimpedance amplifier in 0.3μm CMOS using inductive-peaking and current-reuse techniques, International Midwest Symposium on Circuits and Systems, (04) 96-964. [5] B. Samira, P. Calvin, A. Jorge, et al. A 40 Gb/s Transimpedance Amplifier in 65 nm CMOS, Proceedings of 00 IEEE International Symposium on Circuits and Systems (ISCAS), (00) 757-760. 06. The authors Published by Atlantis Press 083