SN54HC126, SN74HC126 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS

Similar documents
SN54HC00, SN74HC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SN54HC541, SN74HC541 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS


description/ordering information

SN74LVC2244ADWR OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS. description/ordering information

1OE 3B V GND ORDERING INFORMATION. TOP-SIDE MARKING QFN RGY Tape and reel SN74CBTLV3126RGYR CL126 PACKAGE

CD74HCT4514, CD74HCT LINE TO 16-LINE DECODERS/DEMULTIPLEXERS WITH INPUT LATCHES

ORDERING INFORMATION PACKAGE

description/ordering information

SN54HC365, SN74HC365 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN54HC86, SN74HC86 QUADRUPLE 2-INPUT EXCLUSIVE-OR GATES

SN54HC245, SN74HC245 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SN54HC164, SN74HC164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54HCT14, SN74HCT14 HEX SCHMITT-TRIGGER INVERTERS

SN54ACT573, SN74ACT573 OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS


description/ordering information

SN54LV4052A, SN74LV4052A DUAL 4-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS

ORDERING INFORMATION TOP-SIDE

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS140B DECEMBER 1982 REVISED MAY 1997

SN54LS245, SN74LS245 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

CD54ACT74, CD74ACT74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

CD54/74HC540, CD74HCT540, CD54/74HC541, CD54/74HCT541

SN54ALS05A, SN74ALS05A HEX INVERTERS WITH OPEN-COLLECTOR OUTPUTS

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.

AM26LS31 QUADRUPLE DIFFERENTIAL LINE DRIVER

SN54ALS1035, SN74ALS1035 HEX NONINVERTING BUFFERS WITH OPEN-COLLECTOR OUTPUTS

ORDERING INFORMATION PACKAGE

SN54HC74, SN74HC74 DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SN54AHC573, SN74AHC573 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS


SN54LVC14A, SN74LVC14A HEX SCHMITT-TRIGGER INVERTERS

SN65176B, SN75176B DIFFERENTIAL BUS TRANSCEIVERS

SN55110A, SN75110A, SN75112 DUAL LINE DRIVERS

SN54HC573A, SN74HC573A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS147B DECEMBER 1982 REVISED MAY 1997

ORDERING INFORMATION PACKAGE


description/ordering information

SN54HC393, SN74HC393 DUAL 4-BIT BINARY COUNTERS

SN54HCT373, SN74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54HC175, SN74HC175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

CD54AC08, CD74AC08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

SN54AHCT174, SN74AHCT174 HEX D-TYPE FLIP-FLOPS WITH CLEAR

description 1G 1A1 2Y4 1A2 2Y3 1A3 2Y2 1A4 2Y1 GND V CC 2G/2G 1Y1 2A4 1Y2 2A3 1Y3 2A2 1Y4 2A1 1Y1 2A4 1Y2 2A3 1Y3 1A2 2Y3 1A3 2Y2 1A4 2A2 2G/2G 2Y1

SN54HC00, SN74HC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

µa78m00 SERIES POSITIVE-VOLTAGE REGULATORS

description/ordering information

SN54HC377, SN74HC377 OCTAL D-TYPE FLIP-FLOPS WITH CLOCK ENABLE

SN54ALS541, SN74ALS540, SN74ALS541 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN54LV174A, SN74LV174A HEX D-TYPE FLIP-FLOPS WITH CLEAR

SN54HC132, SN74HC132 QUADRUPLE POSITIVE-NAND GATES WITH SCHMITT-TRIGGER INPUTS

MC3486 QUADRUPLE DIFFERENTIAL LINE RECEIVER WITH 3-STATE OUTPUTS

SN5404, SN54LS04, SN54S04, SN7404, SN74LS04, SN74S04 HEX INVERTERS

MAX211 5-V MULTICHANNEL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV ESD PROTECTION

SN74LVC1G06 SINGLE INVERTER BUFFER/DRIVER WITH OPEN-DRAIN OUTPUT

SN74ALVCH V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

ORDERING INFORMATION PACKAGE

description/ordering information

SN54HC04, SN74HC04 HEX INVERTERS

PRODUCT PREVIEW SN54AHCT257, SN74AHCT257 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS. description

CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS

SN74ALVCH BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

CD54AC74, CD74AC74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

CD74HCT4543 BCD-TO-7 SEGMENT LATCH/DECODER/DRIVER

SN54LVC157A, SN74LVC157A QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

ORDERING INFORMATION PACKAGE

SN54LS06, SN74LS06, SN74LS16 HEX INVERTER BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

SN54ALS374A, SN54AS374, SN74ALS374A, SN74AS374 OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS

SN54AHCT74, SN74AHCT74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

SN54ACT00, SN74ACT00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

CD54HC221, CD74HC221, CD74HCT221. High-Speed CMOS Logic Dual Monostable Multivibrator with Reset. Features. Description

54ACT11020, 74ACT11020 DUAL 4-INPUT POSITIVE-NAND GATES

SN54ALS174, SN54ALS175, SN54AS174, SN54AS175B SN74ALS174, SN74ALS175, SN74AS174, SN74AS175B HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

description/ordering information

SN54ACT241, SN74ACT241 OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

description/ordering information

SN74ALVCHR BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS

74ACT11374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

ULN2001A, ULN2002A, ULN2003A, ULN2004A, ULQ2003A, ULQ2004A HIGH-VOLTAGE HIGH-CURRENT DARLINGTON TRANSISTOR ARRAY

SN65LVDM31 HIGH-SPEED DIFFERENTIAL LINE DRIVER

CD54AC74, CD74AC74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

SN54ALS804A, SN54AS804B, SN74ALS804A, SN74AS804B HEX 2-INPUT NAND DRIVERS

MC3487 QUADRUPLE DIFFERENTIAL LINE DRIVER

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

The ULN2003AI has a 2.7-kΩ series base resistor for each Darlington pair for operation directly with TTL or 5-V CMOS devices. ORDERING INFORMATION

SN54HC541, SN74HC541 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

ua9636ac DUAL LINE DRIVER WITH ADJUSTABLE SLEW RATE

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

SN74AHC1G04 SINGLE INVERTER GATE

description/ordering information

SN54AHCT174, SN74AHCT174 HEX D-TYPE FLIP-FLOPS WITH CLEAR

Physics 364, Fall 2014, Lab #19 (Digital Logic Introduction) Wednesday, November 5 (section 401); Thursday, November 6 (section 402)

description/ordering information

SN75176A DIFFERENTIAL BUS TRANSCEIVER

ORDERING INFORMATION PACKAGE SOT (SC-70) DCK

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS


Transcription:

SN54HC26, SN74HC26 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS03E MARCH 94 REVISED JULY 2003 Wide Operating Voltage Range of 2 V to 6 V High-Current 3-State Outputs Interface Directly With System Bus or Can Drive Up To 5 LSTTL Loads Low Power Consumption, 0-µA Max I CC Typical t pd = ns ±6-mA Output Drive at 5 V Low Input Current of µa Max SN54HC26...J OR W PACKAGE SN74HC26... D, DB, N, NS, OR PW PACKAGE (TOP VIEW) OE A Y 2OE 2A 2Y GND 2 3 4 5 6 7 4 3 2 0 9 V CC 4OE 4A 4Y 3OE 3A 3Y Y NC 2OE NC 2A SN54HC26...FK PACKAGE (TOP VIEW) A OE NC V CC 4OE 3 4 2 20 9 5 6 7 7 6 5 4 9023 4A NC 4Y NC 3OE 2Y GND NC 3Y 3A description/ordering information NC No internal connection These quadruple bus buffer gates feature independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pullup resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. TA ORDERING INFORMATION PACKAGE ORDERABLE PART NUMBER TOP-SIDE MARKING PDIP N Tube of 25 SN74HC26N SN74HC26N Tube of 50 SN74HC26D SOIC D Reel of 2500 SN74HC26DR HC26 Reel of 250 SN74HC26DT 40 C to 5 C SOP NS Reel of 2000 SN74HC26NSR HC26 SSOP DB Reel of 2000 SN74HC26DBR HC26 Tube of 90 SN74HC26PW TSSOP PW Reel of 2000 SN74HC26PWR HC26 Reel of 250 SN74HC26PWT CDIP J Tube of 25 SNJ54HC26J SNJ54HC26J 55 C to 25 C CFP W Tube of 50 SNJ54HC26W SNJ54HC26W LCCC FK Tube of 55 SNJ54HC26FK SNJ54HC26FK Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 2003, Texas Instruments Incorporated On products compliant to MIL-PRF-3535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

SN54HC26, SN74HC26 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS03E MARCH 94 REVISED JULY 2003 FUNCTION TABLE (each buffer) INPUTS OUTPUT OE A Y H H H H L L L X Z logic diagram (positive logic) OE 3OE 0 A 2 3 Y 3A 9 3Y 2OE 4 4OE 3 2A 5 6 2Y 4A 2 4Y Pin numbers shown are for the D, DB, J, N, NS, PW, and W packages. absolute maximum ratings over operating free-air temperature range (unless otherwise noted) Supply voltage range, V CC.......................................................... 0.5 V to 7 V Input clamp current, I IK (V I < 0 or V I > V CC ) (see Note ).................................... ±20 ma Output clamp current, I OK (V O < 0 or V O > V CC ) (see Note )................................ ±20 ma Continuous output current, I O (V O = 0 to V CC ).............................................. ±35 ma Continuous current through V CC or GND................................................... ±70 ma Package thermal impedance, θ JA (see Note 2): D package................................... 6 C/W DB package................................. 96 C/W N package................................... 0 C/W NS package................................. 76 C/W PW package................................ 3 C/W Storage temperature range, T stg................................................... 65 C to 50 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES:. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 5-7. 2

SN54HC26, SN74HC26 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS03E MARCH 94 REVISED JULY 2003 recommended operating conditions (see Note 3) SN54HC26 SN74HC26 MIN NOM MAX MIN NOM MAX VCC Supply voltage 2 5 6 2 5 6 V VCC = 2 V.5.5 VIH High-level input voltage VCC = 4.5 V 3.5 3.5 V VCC = 6 V 4.2 4.2 VCC = 2 V 0.5 0.5 VIL Low-level input voltage VCC = 4.5 V.35.35 V VCC = 6 V.. VI Input voltage 0 VCC 0 VCC V VO Output voltage 0 VCC 0 VCC V VCC = 2 V 000 000 t/ v Input transition rise/fall time VCC = 4.5 V 500 500 ns VCC = 6 V 400 400 TA Operating free-air temperature 55 25 40 5 C NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VCC VOH VI I = VIH or VIL VOL VI I = VIH or VIL TA = 25 C SN54HC26 SN74HC26 MIN TYP MAX MIN MAX MIN MAX 2 V.9.99.9.9 IOH = 20 µa 4.5 V 4.4 4.499 4.4 4.4 6 V 5.9 5.999 5.9 5.9 V IOH = 6 ma 4.5 V 3.9 4.3 3.7 3.4 IOH = 7. ma 6 V 5.4 5. 5.2 5.34 2 V 0.002 0. 0. 0. IOL = 20 µa 4.5 V 0.00 0. 0. 0. 6 V 0.00 0. 0. 0. V IOL = 6 ma 4.5 V 0.7 0.26 0.4 0.33 IOL = 7. ma 6 V 0.5 0.26 0.4 0.33 II VI = VCC or 0 6 V ±0. ±00 ±000 ±000 na IOZ VO = VCC or 0 6 V ±0.0 ±0.5 ±0 ±5 µa ICC VI = VCC or 0, IO = 0 6 V 60 0 µa Ci 2 V to 6 V 3 0 0 0 pf UNIT UNIT 3

SN54HC26, SN74HC26 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS03E MARCH 94 REVISED JULY 2003 switching characteristics over recommended operating free-air temperature range, C L = 50 pf (unless otherwise noted) (see Figure ) PARAMETER FROM (INPUT) TO (OUTPUT) VCC TA = 25 C SN54HC26 SN74HC26 MIN TYP MAX MIN MAX MIN MAX 2 V 47 20 0 50 tpd A Y 4.5 V 4 24 36 30 ns 6 V 20 3 26 2 V 57 20 0 50 ten OE Y 4.5 V 6 24 36 30 ns 6 V 2 20 3 26 2 V 35 20 0 50 tdis OE Y 4.5 V 7 24 36 30 ns 6 V 5 20 3 26 2 V 2 60 90 75 ttt Any 4.5 V 2 5 ns 6 V 6 0 5 3 UNIT switching characteristics over recommended operating free-air temperature range, C L = 50 pf (unless otherwise noted) (see Figure ) PARAMETER FROM (INPUT) TO (OUTPUT) VCC TA = 25 C SN54HC26 SN74HC26 MIN TYP MAX MIN MAX MIN MAX 2 V 67 50 225 tpd A Y 4.5 V 9 30 45 3 ns 6 V 5 25 39 33 2 V 00 35 202 69 ten OE Y 4.5 V 20 27 40 36 ns 6 V 7 23 36 30 2 V 45 20 35 265 ttt Any 4.5 V 7 42 63 53 ns 6 V 3 36 53 45 UNIT operating characteristics, T A = 25 C PARAMETER TEST CONDITIONS TYP UNIT Cpd Power dissipation capacitance per gate No load 45 pf 4

PARAMETER MEASUREMENT INFORMATION SN54HC26, SN74HC26 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS03E MARCH 94 REVISED JULY 2003 VCC PARAMETER RL CL S S2 From Output Under Test CL (see Note A) Test Point RL LOAD CIRCUIT S S2 ten tpzh tpzl tdis tphz tplz tpd or tt kω kω 50 pf or 50 pf 50 pf 50 pf or 50 pf Open Closed Open Closed Open Closed Open Closed Open Open Input VCC 0 V tplh tphl In-Phase Output Out-of-Phase Output 0% tphl 90% 90% 90% VOH 0% VOL tf VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES tr 0% 0% tf tplh VOH 90% VOL tr Output Control Output Waveform (See Note B) tpzl tplz 0% VCC 0 V VCC VOL tpzh tphz Input 0% 90% 90% tr VCC 0% 0 V tf Output Waveform 2 (See Note B) 90% VOH 0 V VOLTAGE WAVEFORM INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS NOTES: A. CL includes probe and test-fixture capacitance. B. Waveform is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR MHz, ZO = 50 Ω, tr = 6 ns, tf = 6 ns. D. The outputs are measured one at a time with one input transition per measurement. E. tplz and tphz are the same as tdis. F. tpzl and tpzh are the same as ten. G. tplh and tphl are the same as tpd. Figure. Load Circuit and Voltage Waveforms 5

MECHANICAL DATA MLCC006B OCTOBER 996 FK (S-CQCC-N**) 2 TERMINAL SHOWN LEADLESS CERAMIC CHIP CARRIER 7 6 5 4 3 2 NO. OF TERMINALS ** MIN A MAX MIN B MAX 9 20 0.342 (,69) 0.35 (9,09) 0.307 (7,0) 0.35 (9,09) A SQ B SQ 20 2 22 23 24 25 26 27 2 2 3 4 0 9 7 6 5 2 44 52 6 4 0.442 (,23) 0.640 (6,26) 0.739 (,7) 0.93 (23,3).4 (2,99) 0.45 (,63) 0.660 (6,76) 0.76 (9,32) 0.962 (24,43).65 (29,59) 0.406 (0,3) 0.495 (2,5) 0.495 (2,5) 0.50 (2,6).047 (26,6) 0.45 (,63) 0.560 (4,22) 0.560 (4,22) 0.5 (2,).063 (27,0) 0.020 (0,5) 0.00 (0,25) 0.00 (2,03) 0.064 (,63) 0.020 (0,5) 0.00 (0,25) 0.055 (,40) 0.045 (,4) 0.045 (,4) 0.035 (0,9) 0.02 (0,7) 0.022 (0,54) 0.050 (,27) 0.045 (,4) 0.035 (0,9) 404040/ D 0/96 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. This package can be hermetically sealed with a metal lid. D. The terminals are gold plated. E. Falls within JEDEC MS-004

MPDI002C JANUARY 995 REVISED DECEMBER 20002 N (R-PDIP-T**) 6 PINS SHOWN PLASTIC DUAL-IN-LINE PACKAGE DIM PINS ** 4 6 20 A A MAX 0.775 (9,69) 0.775 (9,69) 0.920 (23,37).060 (26,92) 6 9 A MIN 0.745 (,92) 0.745 (,92) 0.50 (2,59) 0.940 (23,) 0.260 (6,60) 0.240 (6,0) C MS-00 VARIATION AA BB AC AD 0.070 (,7) 0.045 (,4) D 0.045 (,4) 0.030 (0,76) D 0.020 (0,5) MIN 0.325 (,26) 0.300 (7,62) 0.05 (0,3) 0.200 (5,0) MAX Gauge Plane Seating Plane 0.25 (3,) MIN 0.00 (0,25) NOM 0.02 (0,53) 0.05 (0,3) 0.00 (0,25) 0.00 (2,54) M 0.430 (0,92) MAX 4/ PIN ONLY 20 pin vendor option D 4040049/E 2/2002 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-00, except and 20 pin minimum body lrngth (Dim A). D. The 20 pin end lead shoulder width is a vendor option, either half or full width.

MECHANICAL DATA MSOI002B JANUARY 995 REVISED SEPTEMBER 200 D (R-PDSO-G**) PLASTIC SMALL-OUTLINE PACKAGE PINS SHOWN 0.050 (,27) 0.020 (0,5) 0.04 (0,35) 0.00 (0,25) 5 0.244 (6,20) 0.22 (5,0) 0.00 (0,20) NOM 0.57 (4,00) 0.50 (3,) Gage Plane 4 A 0 0.00 (0,25) 0.044 (,2) 0.06 (0,40) Seating Plane 0.069 (,75) MAX 0.00 (0,25) 0.004 (0,0) 0.004 (0,0) DIM PINS ** 4 6 A MAX 0.97 (5,00) 0.344 (,75) 0.394 (0,00) A MIN 0.9 0.337 (4,0) (,55) 0.36 (9,0) 4040047/E 09/0 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,5). D. Falls within JEDEC MS-02

MECHANICAL DATA MSSO002E JANUARY 995 REVISED DECEMBER 200 DB (R-PDSO-G**) 2 PINS SHOWN PLASTIC SMALL-OUTLINE 0,65 0,3 0,22 0,5 M 2 5 5,60 5,00,20 7,40 0,25 0,09 Gage Plane 4 0,25 A 0 0,95 0,55 2,00 MAX 0,05 MIN Seating Plane 0,0 DIM PINS ** 4 6 20 24 2 30 3 A MAX 6,50 6,50 7,50,50 0,50 0,50 2,90 A MIN 5,90 5,90 6,90 7,90 9,90 9,90 2,30 4040065 /E 2/0 NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,5. D. Falls within JEDEC MO-50

MECHANICAL DATA MTSS00C JANUARY 995 REVISED FEBRUARY 999 PW (R-PDSO-G**) 4 PINS SHOWN PLASTIC SMALL-OUTLINE PACKAGE 0,30 0,65 0,0 M 0,9 4 4,50 4,30 6,60 6,20 0,5 NOM Gage Plane A 7 0 0,25 0,75 0,50,20 MAX 0,5 0,05 Seating Plane 0,0 DIM PINS ** 4 6 20 24 2 A MAX 3,0 5,0 5,0 6,60 7,90 9,0 A MIN 2,90 4,90 4,90 6,40 7,70 9,60 4040064/F 0/97 NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,5. D. Falls within JEDEC MO-53

IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Amplifiers amplifier.ti.com Audio www.ti.com/audio Data Converters dataconverter.ti.com Automotive www.ti.com/automotive DSP dsp.ti.com Broadband www.ti.com/broadband Interface interface.ti.com Digital Control www.ti.com/digitalcontrol Logic logic.ti.com Military www.ti.com/military Power Mgmt power.ti.com Optical Networking www.ti.com/opticalnetwork Microcontrollers microcontroller.ti.com Security www.ti.com/security Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright 2003, Texas Instruments Incorporated