Communication & Semiconductor Technology (Digital & Analog IC Design)

Similar documents
CARBON NANOTUBE BASED DELAY MODEL FOR HIGH SPEED ENERGY EFFICIENT ON CHIP DATA TRANSMISSION USING: CURRENT MODE TECHNIQUE

Profile Page. Designation : Assistant Professor

LEVEL SHIFTER DESIGN FOR LOW POWER APPLICATIONS

DR. KRISHAN VERMA. Department of Mechanical Engineering, YMCA University of Science & Technology, Faridabad , Haryana, India

Design of Nano-Electro Mechanical (NEM) Relay Based Nano Transistor for Power Efficient VLSI Circuits

Course Outcome of M.Tech (VLSI Design)

A Comparative Analysis of Low Power and Area Efficient Digital Circuit Design

Robust Subthreshold Circuit Designing Using Sub-threshold Source Coupled Logic (STSCL)

LOW POWER FOLDED CASCODE OTA

MULTITHRESHOLD CMOS SLEEP STACK AND LOGIC STACK TECHNIQUE FOR DIGITAL CIRCUIT DESIGN

Low Power Multiplier Design Using Complementary Pass-Transistor Asynchronous Adiabatic Logic

SESSION JANUARY - JUNE

Performance Evaluation of CNTFET Based Ternary Basic Gates and Half Adder

Low Power and High Performance ALU using Dual Mode Transmission Gate Diffusion Input (DMTGDI)

Leakage Diminution of Adder through Novel Ultra Power Gating Technique

Design and Implementation of combinational circuits in different low power logic styles

Performance of CMOS and DTMOS Sense Amplifier for SRAM Application for Different Topologies

Performance Optimization of Dynamic and Domino logic Carry Look Ahead Adder using CNTFET in 32nm technology

Enhancement of Design Quality for an 8-bit ALU

4. Educational Qualifications. Exam passed University Year of Passing. D. Phil University of Allahabad. Pursuing (Presubmission

Mobile: Research Interests: 1. Personal Profile Father s Name:

Analysis and Simulation of a Low-Leakage 6T FinFET SRAM Cell Using MTCMOS Technique at 45 nm Technology

Design of low threshold Full Adder cell using CNTFET

Low-Power VLSI. Seong-Ook Jung VLSI SYSTEM LAB, YONSEI University School of Electrical & Electronic Engineering

Mobile: Research Interests: 1. Personal Profile Father s Name:

Comparative Study of Different Modes for Reducing Leakage and Dynamic Power through Layout Implementation

: Biswajit Baral. Contact : :

STUDY OF VOLTAGE AND CURRENT SENSE AMPLIFIER

Design and Analysis of Sram Cell for Reducing Leakage in Submicron Technologies Using Cadence Tool

Design and Analysis of Energy Efficient MOS Digital Library Cell Based on Charge Recovery Logic

PERFORMANCE AND ANALYSIS OF ULTRA DEEP SUB MICRON TECHNOLOGY USING COMPLEMENTRY METAL OXIDE SEMICONDUCTOR INVERTER

A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER

FACULTY PROFILE. Degree Specialization University. Ph.D Reinforcement Learning Approaches to Cochin University of

Design of Energy Efficient Arithmetic Circuits Using Charge Recovery Adiabatic Logic

A Low Power High Speed Adders using MTCMOS Technique

SWASTIK GUPTA Assistant Professor Electronics and Communication Engineering Shri Mata Vaishno Devi University, Katra

Design and Optimization Low Power Adder using GDI Technique

Design and Implementation of Hybrid Parallel Prefix Adder

Design & Analysis of Low Power Full Adder

MYUNGHWAN PARK Westchester Park Drive, APT 1510, College Park, Maryland MOBILE : (+1) ,

Faculty Profile. Dr. T. R. VIJAYA LAKSHMI JNTUH Faculty ID: Date of Birth: Designation:

Area and Power Efficient Pass Transistor Based (PTL) Full Adder Design

Design of Low Noise 16-bit CMOS Digitally Controlled Oscillator

ACADEMIC PROFILE OF PROF. KIRAN MOR

Design and Performance Analysis of SOI and Conventional MOSFET based CMOS Inverter

Design of a Low Voltage low Power Double tail comparator in 180nm cmos Technology

A High Performance Asynchronous Counter using Area and Power Efficient GDI T-Flip Flop

Ground Bounce Noise Reduction in 4 -Bit Multiplier Using Dual Switch Power Gating Technique

Comparator Design Analysis using Efficient Low Power Full Adder Meena Aggarwal 1, Rajesh Mehra 2 1 ME student (ECE), 2 Associate Professor

A Literature Review on Leakage and Power Reduction Techniques in CMOS VLSI Design

A Low-Power 12 Transistor Full Adder Design using 3 Transistor XOR Gates

Performance Analysis of Energy Efficient and Charge Recovery Adiabatic Techniques for Low Power Design

Curriculum Vitae. Degree Institute/Board Specialization CGPA/% Year Ph.D. IIT Guwahati RF & Microwave M.Tech NIT Durgapur

Performance Comparison of CMOS and Finfet Based Circuits At 45nm Technology Using SPICE

Academic Achievement Report of Dr. Zakir Ali

Design and Implementation of Current-Mode Multiplier/Divider Circuits in Analog Processing

Minimization of 34T Full Subtractor Parameters Using MTCMOS Technique

A Survey of the Low Power Design Techniques at the Circuit Level

Comparative Study of PAPR Reduction Techniques

4-BIT RCA FOR LOW POWER APPLICATIONS

Optimization of Different Solar Cell Arrangements Using Matlab/Simulink for Small Scale Systems

2-BIT COMPARATOR WITH 8-TRANSISTOR 1-BIT FULL ADDER WITH CAPACITOR

Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India

International Journal of ChemTech Research CODEN (USA): IJCRGG ISSN: Vol.7, No.2, pp ,

Performance of Low Power SRAM Cells On SNM and Power Dissipation

Power Optimization for Ripple Carry Adder with Reduced Transistor Count

A design of 16-bit adiabatic Microprocessor core

Profile of Dr.M.SELVI

Name: Designation: S.USHA. Qualification: Area of specialization: Experience : (As On May2018) Industrial Experience Teaching Experience

A HIGH EFFICIENCY CHARGE PUMP FOR LOW VOLTAGE DEVICES

Design and Analysis of CMOS Based DADDA Multiplier

HIGH GAIN, HIGH BANDWIDTH AND LOW POWER FOLDED CASCODE OTA WITH SELF CASCODE AND DTMOS TECHNIQUE

A New Configurable Full Adder For Low Power Applications

ISSN (PRINT): , (ONLINE): , VOLUME-3, ISSUE-8,

Booth Multiplier Implementation Using Low Power Finfet Technique

DEPART OF COMPUTER SCIENCE AND ENGINEERING

Design of Low Power Energy Efficient CMOS Circuits with Adiabatic Logic

STUDY OF THREE PHASE DEMODULATOR BASED DIRECT CONVERSION RECEIVER

A/D Conversion and Filtering for Ultra Low Power Radios. Dejan Radjen Yasser Sherazi. Advanced Digital IC Design. Contents. Why is this important?

LOW POWER NOVEL HYBRID ADDERS FOR DATAPATH CIRCUITS IN DSP PROCESSOR

STATIC POWER OPTIMIZATION USING DUAL SUB-THRESHOLD SUPPLY VOLTAGES IN DIGITAL CMOS VLSI CIRCUITS

Designing of Charge Pump for Fast-Locking and Low-Power PLL

Low Power Optimization Of Full Adder, 4-Bit Adder And 4-Bit BCD Adder

Design and Analysis of Low Power 2-bit and 4-bit Digital Comparators in 45nm and 90nm CMOS Technologies

A Novel Dual Stack Sleep Technique for Reactivation Noise suppression in MTCMOS circuits

Low Power High Performance 10T Full Adder for Low Voltage CMOS Technology Using Dual Threshold Voltage

Dr. Mrs. Surekha R. Deshmukh. Associate Professor in Electrical Engineering. Profile Summary

Innovations In Techniques And Design Strategies For Leakage And Overall Power Reduction In Cmos Vlsi Circuits: A Review

[Deepika* et al., 5(7): July, 2016] ISSN: IC Value: 3.00 Impact Factor: 4.116

DIGITAL INTEGRATED CIRCUITS FALL 2003 ANALYSIS AND DESIGN OF DIGITAL INTEGRATED CIRCUITS (18-322) COURSE SYLLABUS

Sriram Engineering College Department of Electrical and Electronics Engineering

DesignCon Design of a Low-Power Differential Repeater Using Low Voltage and Charge Recycling. Brock J. LaMeres, University of Colorado

: Ground Improvement Techniques, Environmental Geo techniques

Title of the Project Year Funding Agency Grant Sanctioned Status No. 1

SESSION JAN 2016-June 2016

Optimization of Digitally Controlled Oscillator with Low Power

Investigation on Performance of high speed CMOS Full adder Circuits

Simulation and Analysis of CNTFETs based Logic Gates in HSPICE

A 3 TO 5GHZ COMMON SOURCE LOW NOISE AMPLIFIER USING 180NM CMOS TECHNOLOGY FOR WIRELESS SYSTEMS

PERFORMANCE COMPARISON OF DIGITAL GATES USING CMOS AND PASS TRANSISTOR LOGIC USING CADENCE VIRTUOSO

Transcription:

Name Designation Sunil Jadav Assistant Professor Date of joining 14 Feb 2011 Qualification Area of specialization Teaching experience Email Address:- B.Tech, M.Tech Communication & Semiconductor Technology (Digital & Analog IC Design) 06.5 Years ymcavlsi@gmail.com MEMBERSHIP IN PROFESSIONAL ASSOCIATIONS 1. Member of IA ENG 2. Life Membership of ISTE 3. Life Member of ISCA 4. Member of Institution of Engineers (IE) THESIS /DISSERATION/PROJECT SUPERVISION EXPERIENCE M.Tech Project: 12 M.Tech Thesis: 13 LIST OF PUBLICATION/STC/FDP/ACHIVEMENTS INTERNATIONAL JOURNAL/CONFERENCE PUBLICATION 1. Sunil Jadav, Gargi Khanna, and Ashok Kumar, High Speed Energy Efficient signal Transmission on Global VLSI Interconnect, has been published in International Journal of Information and Telecommunication Technology, pp. No- 52-56 on Nov. 06, 2010. 2. Sunil Jadav, Gargi Khanna, and Ashok Kumar, Analysis of Current mode Drivers for VLSI Interconnect System, has been published in Proc. 14 th IEEE/VSI VLSI Design and Test Symposium, Organized by the VLSI Society of India, on July 7-9, 2010. 3. Sunil Jadav, Ashok Kumar, and Gargi Khanna, Low Power High Throughput Current Mode Signalling Technique For Global VLSI Interconnect, has been published in IEEE proceeding of ICCCT 10, pp. No- 290-295, Sept, 2010. 4. Sunil Jadav, Gaurav Saini, Pankaj Kr.Pal, Ashwani Rana, Leakage Behavior of Under Lap Finfet Structure: A simulation Study, has been published in IEEE proceeding of ICCCT 10, pp. No- 302-305, Sept, 2010.

5. Atul Kumar Maurya, Sunil Jadav, Gagnesh Kumar, Devendra Giri Performance Analysis of Various Adiabatic Logic Circuits, has been published in International Conference on Advances in Computing & Communication proceeding of ICACC 11, pp. No- 407-410, April, 2011. 6. A. K. Nishad, R. Chandel, S. Jadav, D. Solanki Gate Diffusion Input: A Power Efficient Design Technique for VLSI Circuits, has been published in International Conference on Advances in Computing & Communication proceeding of ICACC 11, pp. No- 432-435, April, 2011. 7. Sunil Jadav, Vikrant, Munish Vashistha Design And Performance Analysis Of Ultra Low Power 6t SRAM Using Adiabatic Technique, has been published in International Journal of VLSI Design and Communication System (VLSICS) Vol.3, No.3, June 2012, pp. No- 95-105. 8. Sunil Jadav, Puneet Goyal, Munish Vashistha, Rajeevan Chandel Study and Performance Analysis of Two Stage High Speed Operational Amplifier Using Indirect Compensation, has been published in International Journal Engineering Science and Technology, ISSN: 2250-3498, Vol.2, No. 4, August 2012, pp. No- 840-846. 9. Nisha Goyal, Sunil jadav, Vikrant, Sandeep Kaushal, Khushboo Leakage Control in Logic Gates Using Optimum Body Bias has been published in International Conference on VLSI, MEMS & NEMS, 2012. 10. Sunil Jadav, Munish Vashistah, Rajeevan Chandel Carbon Nanotube Based Delay Model For High Speed Energy Efficient on Chip Data Transmission Using: Current Mode Technique in Electrical and Electronics Engineering: An International Journal, published by wirellia journals, November 2014. 11. Puneet Sunil Jadav, Munish Vashistah, Rajeevan Chandel, Study and Performance Analysis of Two Stage High Speed Operational Amplifier Using Indirect Compensation in IRACST- Engineeering science & technology : An international Journal, Vol 2 (4), Aug 2012. 12. Sunil jadav, Munish Vashistah Design and Validation of threshold Model Using BSIM3v 3.2.2 in International Journal of Advance Research in Electrical & Electronics engineering, Vol 2, Issue 10,oct 2013. 13. Sunil jadv, Munish Vashishath Rajeevan Chandel A Superior Delay Estimation Model for VLSI Interconnect in Current Mode Signaling has published in World academy of science, engineering & technology, IJCE Vol. 9 (2), 2015. 14. Jadav, S.; Vashishth, M.; Chandel, R., "Close form delay model for on chip signalling with resistive load termination using: Current mode technique," in Industrial and Information Systems (ICIIS), 2014 9th International Conference on, vol., no., pp.1-6, 15-17 Dec. 2014 15. Nisha Yadav, Sunil jadav Efficient Energy Recovery in 9T Adiabatic SRAM Cell Using Body Bias has published in International Journal of VLSI Embedded System, March 2014. 16. Jadav Sunil Vashishth Munish Chandel Rajeevan RLC equivalent RC delay model for global VLSI interconnect in current mode signaling in International Journal of Modelling & Simulation published by Taylor and Francis Group 2015. 17. Shubham Tayal, Sunil jadav, Munish Vashisth IMPLEMENTATION OF LOGIC GATES USING CHARGE RECYCLING MTCMOS TECHNOLOGY in International Journal VLSI & Embedded System Vol 2 May 2014.

18. Sunil Jadav munish Vashisth, Rajeevan Chandel A Review on Global VLSI interconnect has published in YMCAUST Journal of Research, in 2013. PUBLICATIONS (NATIONAL CONFERENCE) 19. Paper Published on Graphene-Promising Candidate of Nanoelectronics in RAEEE- 09 December 23-24,2009,National Conference on Recent Advances in Electrical & Electronics Engineering,Organized by Department of Electrical Engineering National Institute of Technology Hamirpur, pp. 529-533. 20. Paper Published on Recent Advances in High Resolution Lithography for VLSI Application in ETCC-08 December 30-31,2008,National Conference on Emerging Trends in Computing and Communication,Organized by Department of Computer Science National Institute of Technology Hamirpur, pp. 363-368. 21. Paper Published on Low Power Ultra Wideband Amplifier for Wireless Application, in E-Manthan-2010 April 02-03,2010,National Conference on Electronics Comm. & Instrumentation Collaboration with IETE, Organized by Department of Electronics & Comm. College of Science & Engineering, Jhansi (U.P), pp. 107-110 22. Paper Published on Source Follower Based Track-and-Hold Circuit for High Speed Wireless Communication in ETIC-2010 march 27,2010,National Conference on Emerging Trends in IT and Computing, Organized by Department of IT/MCA Gurgaon Institute of Technology & Management, Gurgaon (Haryana), pp. 26-29 23. Paper Published on Analysis of Wideband Amplifier with Different Load Condition in ETIC-2010 march 27,2010,National Conference on Emerging Trends in IT and Computing, Organized by Department of IT/MCA Gurgaon Institute of Technology & Management, Gurgaon (Haryana), pp. 184-186 24. Paper Published on Low Power Track-and-Hold Circuit for Wideband Acquisition System in 0.18um CMOS Technology in NCWCVD-2010 march 27-28, 2010,National Conference on Wireless Communication & VLSI Design, Organized by Department of Electronics & Comm., Technically Supported By: IEEE (MP SS) Gwalior Engineering College, Gwalior (M.P) 25. Paper Published on Carbon Nanotubes & its Application for VLSI Interconnects in Wireless Comm. in E-Manthan-2010 April 02-03,2010,National Conference on Electronics Comm. & Instrumentation Collaboration with IETE, Organized by Department of Electronics & Comm. College of Science & Engineering, Jhansi (U.P), pp. 159-162 26. Paper Published on Chanel Width Tapering to Reduce the Delay and Power Dissipation in Domino CMOS Circuits in E-Manthan-2010 April 02-03,2010,National Conference on Electronics Comm. & Instrumentation Collaboration with IETE, Organized by Department of Electronics & Comm. College of Science & Engineering, Jhansi (U.P), pp. 313-316

27. Nitin Goel, Shakuntla Boora & Sunil Jadav, Diagnose of Transformer Using DR Technique, National Conference on Recent Technologies in Electronics, VCE Meerut April 2011 28. Sunil Jadav, Gaurav Saini, Anand Pratap Singh and Nitin Goel, Investigation on Different Parasitic of Current Mode Receiver, National Conference on Recent Technologies in Electronics,VCE Meerut April 2011. 29. Sunil jadav shubham tayal Power efficient 1bit comparator published in National conference at NIT HAMIRPUR HIMACHAL, 16-17 AUG 2014. 30. Sunil Jadav, vikrant, Munish Sub-threshold Leakage Reduction of 6T SRAM Cell Using Optimum Bulk Bias has published in proceeding of NATIONAL CONFERENCE AT DELHI NCRDE, 2013 LIST OF STC & FDP ATTENDED Attended workshop on Research issues in Modern VLSI Devices (RIMVD-09) organized by Department of Electronics and Communication Engineering, NIT Hamirpur (HP) held on 06-07 Nov. 2009. Attended workshop on Usages of E-Recourses organized by Central Library, NIT Hamirpur (HP) held on 09 Aug. 2008. Attended workshop on Engineering Applications of EDA tools- Verilog and Spice (EDAT-09) organized by Department of Electronics and Communication Engineering NIT Hamirpur (HP) held on 13-17 July, 2009. Attended workshop on Innovation in Technology organized by Continuing Education Centre, NIT Hamirpur (H.P) held on 05 th -08 th August 2008. Participated in Conducting a Lab session in Short Term Course on e- Communication & Its Applications (e-com 09) organized by Department of Electronics & communication Engineering, NIT Hamirpur, under TEQIP from 24 th to 28 th Feb 2009. Attended two week workshop on Nanotechnology & Embedded System organized by YMCAUST 23 rd July-3 rd Aug 12. Attended a two week Faculty Development Program on Entrepreneurship at UIET KUK. 08 th Jan -22 nd Jan 2013. Attended one week STC on Embedded systems and Hardware description language at NIT Hamirpur 20 th may-24 th may 2013. Attended on week STC on Emerging materials: Characterization and applications at NIT kuk 13-17 june 2014. Attended one week STC on Synthesis and characterization techniques of smart materials at NIT kuk 22-26 sept 2014. Attended one week STC on Emerging trends on Electronics & communication system at YMCAUST 17-21 Aug 2015.

Attended one week STC on Effective teaching at NITTTR Chandigarh, 18-22 Jan 2016. Attended a workshop on Cyber Forensics & Information Security at YMCAUST, 25-27/09/2013. Attended two day workshop on Atomic energy: BARC, 2-3 SEPT 2014. AWARDS/ACHIVEMENTS Qualified Graduate Aptitude Test (GATE) In Electronics and Communication Engineering. Secured a Winner Position in Inter Year Volley Ball Tournament organized by Sports Department, NIT Hamirpur, during 2008-09. Secured a Runner-up Position in Inter Branch Cricket Tournament organized by Sports Department, NIT Hamirpur, during 2009-10. Represented the Guru Jambheshwar University of Science & Technology, Hisar in the North Zone/All India Inter University Championship in Volley Ball, organised by Kurukshetra University, Kurukshetra from 11-16 th Dec 2006. Secured a Runner -up Position in Cluster Level Games Meet 2000-2001 in HandBall, organized by M.H.R.D, Education Deptt. Govt of India, at J.N.V Mothuka, Faridabad. Selected for Regional Level Handball Meet at J.N.V Nagina, Gurgaon, organized by Navodaya Vidyalaya Samiti, Regional Office Jaipur, during 2001-2002. Participated in Regional Level Games Meet, 1999 in Hand Ball, organized by M.H.R.D, Deptt. Of Education, Govt. Of India, at J.N.V Hurda, Bhilwara (Raj.). Secured a Runner-up Position in District Rural Sports Competition organized by Sport & Youth Welfare Department, Haryana, during August 1999.