BiCMOS Circuit Design

Similar documents
BICMOS Technology and Fabrication

Digital Integrated CircuitDesign

Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families

Digital Integrated Circuits - Logic Families (Part II)

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

Architecture of Computers and Parallel Systems Part 9: Digital Circuits

Design cycle for MEMS

EE 330 Lecture 21. Bipolar Process Flow

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

Current Mirrors. Prof. Tai-Haur Kuo, EE, NCKU, Tainan City, Taiwan 4-1

Index. Small-Signal Models, 14 saturation current, 3, 5 Transistor Cutoff Frequency, 18 transconductance, 16, 22 transit time, 10

Device Technologies. Yau - 1

An introduction to Depletion-mode MOSFETs By Linden Harrison

ECE 334: Electronic Circuits Lecture 10: Digital CMOS Circuits

EE301 Electronics I , Fall

TECHNO INDIA BATANAGAR (DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING) QUESTION BANK- 2018

A 100V, 3 Phase Gate Driver with integrated digital PWM Generation and Current Sampling

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Introduction. Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, 2002

Integrated Circuit Amplifiers. Comparison of MOSFETs and BJTs

Basic Fabrication Steps

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

CHAPTER 6 DIGITAL CIRCUIT DESIGN USING SINGLE ELECTRON TRANSISTOR LOGIC

EC 1354-Principles of VLSI Design

Lecture 16. Complementary metal oxide semiconductor (CMOS) CMOS 1-1

UNIT-II LOW POWER VLSI DESIGN APPROACHES

UNIT III VLSI CIRCUIT DESIGN PROCESSES. In this chapter we will be studying how to get the schematic into stick diagrams or layouts.

Chapter 12 Opertational Amplifier Circuits

SRM INSTITUTE OF SCIENCE AND TECHNOLOGY (DEEMED UNIVERSITY)

Radivoje Đurić, 2015, Analogna Integrisana Kola 1

Semiconductor Devices

4-bit counter circa bit counter circa 1990

The entire range of digital ICs is fabricated using either bipolar devices or MOS devices or a combination of the two. Bipolar Family DIODE LOGIC

COMPARISON OF THE MOSFET AND THE BJT:

Simple Power IC for the Switched Current Power Converter: Its Fabrication and Other Applications March 3, 2006 Edward Herbert Canton, CT 06019

ANALYSIS AND DESIGN OF ANALOG INTEGRATED CIRCUITS

Chapter 2 : Semiconductor Materials & Devices (II) Feb

MOSFET & IC Basics - GATE Problems (Part - I)

Improved Inverter: Current-Source Pull-Up. MOS Inverter with Current-Source Pull-Up. What else could be connected between the drain and V DD?

420 Intro to VLSI Design

DESIGN OF A 4-BiT PMOS PARALLEL COMPARATOR AID CONVERTER. Amel Gaddo 5th year Microelectronic Engineering Student Rochester Institute of TechnologY

Lecture 6: Electronics Beyond the Logic Switches Xufeng Kou School of Information Science and Technology ShanghaiTech University

+1 (479)

LOGIC FAMILY LOGIC FAMILY

Lecture 02: Logic Families. R.J. Harris & D.G. Bailey

ANALYSIS AND DESIGN OF ANALOG INTEGRATED CIRCUITS

Transistor Digital Circuits

Logic Families. Describes Process used to implement devices Input and output structure of the device. Four general categories.

Chapter 3: Basics Semiconductor Devices and Processing 2006/9/27 1. Topics

Design of Low-Power High-Performance 2-4 and 4-16 Mixed-Logic Line Decoders

Lecture 9: Clocking for High Performance Processors

Texas Instruments BQ29330 Battery Protection AFE from BQ20Z95DBT

CMOS Digital Logic Design with Verilog. Chapter1 Digital IC Design &Technology

DEVICE AND TECHNOLOGY SIMULATION OF IGBT ON SOI STRUCTURE

12-nm Novel Topologies of LPHP: Low-Power High- Performance 2 4 and 4 16 Mixed-Logic Line Decoders

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

A LDO PRIMER Part I: A REVIEW ON PASS ELEMENT

Active Technology for Communication Circuits

4-bit counter circa bit counter circa 1990

2.8 - CMOS TECHNOLOGY

Operational Amplifiers Part I of VI What Does Rail-to-Rail Input Really Mean? by Bonnie C. Baker Microchip Technology, Inc.

Digital logic families

EE4800 CMOS Digital IC Design & Analysis. Lecture 1 Introduction Zhuo Feng

DESIGN OF A NOVEL CURRENT MIRROR BASED DIFFERENTIAL AMPLIFIER DESIGN WITH LATCH NETWORK. Thota Keerthi* 1, Ch. Anil Kumar 2

ECE/CoE 0132: FETs and Gates

Lecture 01 Operational Amplifiers Op-Amps Introduction

EE301 Electronics I , Fall

Low-output-impedance BiCMOS voltage buffer

Topic 3. CMOS Fabrication Process

CML Current mode full adders for 2.5-V power supply

EE 330 Lecture 7. Design Rules. IC Fabrication Technology Part 1

Low Transistor Variability The Key to Energy Efficient ICs

Chapter 15 Integrated Circuits

Design and Analysis of High Gain Differential Amplifier Using Various Topologies

Product Catalog. Semiconductor Intellectual Property & Technology Licensing Program

6. LDD Design Tradeoffs on Latch-Up and Degradation in SOI MOSFET

Layout of a Inverter. Topic 3. CMOS Fabrication Process. The CMOS Process - photolithography (2) The CMOS Process - photolithography (1) v o.

Semiconductor Memory: DRAM and SRAM. Department of Electrical and Computer Engineering, National University of Singapore

Lecture 190 CMOS Technology, Compatible Devices (10/28/01) Page 190-1

Design of Low Power Vlsi Circuits Using Cascode Logic Style

Propagation Delay, Circuit Timing & Adder Design. ECE 152A Winter 2012

ENEE307 Lab 7 MOS Transistors 2: Small Signal Amplifiers and Digital Circuits

Propagation Delay, Circuit Timing & Adder Design

Introduction to Electronic Devices

Gechstudentszone.wordpress.com

INTRODUCTION TO MOS TECHNOLOGY

Memory Basics. historically defined as memory array with individual bit access refers to memory with both Read and Write capabilities

Chapter 3 Basics Semiconductor Devices and Processing

High Voltage Operational Amplifiers in SOI Technology

Module-1: Logic Families Characteristics and Types. Table of Content

Hello, and welcome to the TI Precision Labs video series discussing comparator applications. The comparator s job is to compare two analog input

A Review of Phase Locked Loop Design Using VLSI Technology for Wireless Communication.

Digital Electronics Part II - Circuits

Field Effect Transistors (FET s) University of Connecticut 136

2009 Spring CS211 Digital Systems & Lab 1 CHAPTER 3: TECHNOLOGY (PART 2)

Lecture 9 Transistors

4.2.2 Metal Oxide Semiconductor Field Effect Transistor (MOSFET)

Lecture 19 Real Semiconductor Switches and the Evolution of Power MOSFETS A.. Real Switches: I(D) through the switch and V(D) across the switch

A HIGH EFFICIENCY, MIXED-TECHNOLOGY MOTOR DRIVER

Transcription:

BiCMOS Circuit Design 1. Introduction to BiCMOS 2. Process, Device, and Modeling 3. BiCMOS Digital Circuit Design 4. BiCMOS Analog Circuit Design 5. BiCMOS Subsystems and Practical Considerations Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-0

Introduction to BiCMOS BiCMOS Characteristics Advantages of BiCMOS Drawbacks of BiCMOS BiCMOS Evolution BiCMOS Technology BiCMOS Applications Summary Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-1

BiCMOS Characteristics Bipolar and MOS transistors are fabricated in a chip Advantages of bipolar and CMOS circuits can be retained in BiCMOS chips BiCMOS technology enables high performance integrated circuits ICs but increases process complexity Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-2

BiCMOS Characteristics (cont) Delay and power Delay CMOS BiCMOS ECL Power First BiCMOS circuit (An inverter) proposed by Hung-Chung Lin in 1969 Vin o P N 2 N 1 N Vdd Q 1 V 0 Q 2 Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-3

BJT & CMOS Advantages CMOS over BJT Power dissipation Noisee margin Packing density Ability to integrate large and complex circuits and functions with high yield Good switch BJT over CMOS Switching speed Current drive per unit area Noise performance no 1/f noise Analog capability I/O speed High transconductance Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-4

BiCMOS Circuit Advantages Improved speed over CMOS Lower power dissipation over BJT (Simplifies packing and board requirements) Flexible I/O (ECL, CMOS, or TTL) High performance analog Latchup immunity High impedance input (FET) High gain (BJT) Low 1/f noise >1 GHz toggle frequency Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-5

BiCMOS Circuit Advantages (Cont.) Low input offset voltage for differential pair Zero offset analog switches Gain-bandwidth product extended Good voltage reference Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-6

Drawbacks of BiCMOS Add process complexity higher cost longer fabrication cycle time BiCMOS process = CMOS process + Buried layer & Epi +? BiCMOS process = Bipolar process + Well + Gate Oxide & Poly + LDD Technology choice: BiCMOS Market choice: not necessarily Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-7

BiCMOS Evolution > 1st generation (1969 - mid 1970s) 1st publication in 1969 (by H.C. Lin) BiCMOS OPAMPs by RCA in the mid 1970s > 2nd generation (1970s - mid 1980s) Smart power (major product): high current (>20A) high voltage (>500V) high voltage BiCMOS at Standford BiDEFT (combined CMOS, bipolar, and high voltage lateral DMOS transistor) Applications: display drivers, voltage regulators > 3rd generation (mid 1980s - present) 5V digital BiCMOS (major) Motivated by: 1. power dissipation constraints of BJT 2. speed limitations of MOSFET 3. repuirements for higher I/O throughput Major players: Hitachi, Motorola, GE, NEC, SGS, National, TI Major products: memory, smart power, Ps µ Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-8

Evolution of High Performance Digital MOSFET Related Technology 1970s NMOS dominates claimed that CMOS was too slow, too complex & too area intensive to be competitive Major transition motivations (in spite of the above penalties) 1. reduction in power dissipation 2. process complexity penalty was negligible 3. design techniques improve CMOS speed 1980s CMOS dominates claimed that BiCMOS required added process complexity 1990s CMOS & BiCMOS will share domination BiCMOS could be the right choice 1. if greater performance was required 2. as CMOS process complexity increased, the percentage difference between CMOS and BiCMOS mask steps decreased Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-9

BiCMOS Device Technology Optimal device parameters are driven by circuit performance Three key circuit performance parameters a. speed b. power dissipation c. noise margin Circuit parameters depend on device parameters while device parameters depend on process parameters - device parameters: e.g. saturation current, capacitance - process parameters: e.g. oxide thickness, channel length, bulk doing, basewidth, epitaxial layer profile,emitter width. Technology challenges -optimization of impurity profiles between bipolar and CMOS transistors Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-10

BiCMOS Process Technology Three groups 1. High performance(high speed) -receiving the most attention (e.g. short channel) 2. Low cost (only NPN) 3. Analog compatible -e.g. high voltage precision resistors and capacitors high performance PNPs Comparison of process characteristics Step CMOS H.Perf. BiCMOS low Cost Analog Bipolar Masks 12 15 13 16 13 Etches 11 12 11 12 11 Epi Optional Required Optional Required Required Furnace 16 19 16 19 16 Implant 8 12 9 13 7 Metal 2 2 2 2 2 Total 49 61 51 63 50 Epitaxy is an expensive and defect added step. Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-11

BiCMOS Applications Mixed analog/digital systems use bipolar analog for high performance use CMOS digital for high-density and low-power High density, high speed RAMs use MOS cells use BiCMOS sense amps. and peripheral circuits High performance microprocessor Gate array Flash A/D converters use bipolar comparators 1. high speed 2. low offset 3. low power use CMOS encoding logic 1. hgh density 2. low power Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-12

SUMMARY Advantages: BiCMOS technology significantly enhances speed performance while incuring negligible power and area penalty BiCMOS can provide applications with CMOS power and densities at speeds which were previously the exclusive domain of bipolar The concept of a system on a chip becomes a reality with BiCMOS Disadvantages: Greater process complexity Higher cost 1.25-1.4 times increase in die cost over conventional CMOS Takin into account packaging and testing costs, the total manufacturing costs of supplying a BiCMOS chip ranges from 1.1-1.3 times that of CMOS Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-13

SUMMARY (Cont.) Facts: The extra cost incurred in developing a BiCMOS technology is more than offset by the fact that the enhanced chip performance obtained extends the usefulness of manufacturing equipment and clean rooms by at least one technology generation For current BiCMOS technology(e.g. > 0.5 µm), it will extend the conventional 5V TTL and ECL interfaces, thereby maintain the investment in 5V system From the above descriptions, one can see that BiCMOS will have a significant impact on the IC industry Tai-Haur Kuo, EE, NCKU, 1997 BiCMOS Circuit Design 1-14