DS2186. Transmit Line Interface FEATURES PIN ASSIGNMENT

Similar documents
DS2175 T1/CEPT Elastic Store

CS61574A CS T1/E1 Line Interface. General Description. Features. Applications ORDERING INFORMATION.

78P7200 DS-3/E3/STS-1 Line Interface With Receive Equalizer

XRT73LC00A E3/DS3/STS-1 LINE INTERFACE UNIT

xr PRELIMINARY XRT73LC00A

XRT83D10 GENERAL DESCRIPTION SINGLE CHANNEL DS1/CEPT LINE INTERFACE UNIT

áç XRT81L27 GENERAL DESCRIPTION SEVEN CHANNEL E1 LINE INTERFACE UNIT WITH CLOCK RECOVERY

One-PLL General Purpose Clock Generator

DatasheetDirect.com. Visit to get your free datasheets. This datasheet has been downloaded by

XRT7295AE E3 (34.368Mbps) Integrated line Receiver

T1/E1 Short Haul Transceiver with Crystal-less Jitter Attenuation

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

XRT59L91 Single-Chip E1 Line Interface Unit

DS Tap High Speed Silicon Delay Line

DS1801 Dual Audio Taper Potentiometer

DS1806 Digital Sextet Potentiometer

SINGLE-CHANNEL T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR JUNE 2006 REV TAOS ENABLE TIMING CONTROL

APRIL 2005 REV GENERAL DESCRIPTION. Timing Control. Tx Pulse Shaper. Digital Loopback. Peak Detector & Slicer. Clock & Data Recovery.

DS2105. SCSI Terminator FEATURES PIN ASSIGNMENT

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

PCI-EXPRESS CLOCK SOURCE. Features

XRT5894. Four-Channel E1 Line Interface (3.3V or 5.0V) FEATURES

CD22103A. CMOS HDB3 (High Density Bipolar 3 Transcoder for 2.048/8.448Mb/s Transmission Applications. Features. Part Number Information.

DS1867 Dual Digital Potentiometer with EEPROM

DS1202, DS1202S. Serial Timekeeping Chip FEATURES PIN ASSIGNMENT. ORDERING INFORMATION DS pin DIP DS1202S 16 pin SOIC DS1202S8 8 pin SOIC

DS in-1 Low Voltage Silicon Delay Line

DS1267 Dual Digital Potentiometer Chip

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

DS in-1 Silicon Delay Line

SINGLE-CHANNEL T1/E1/J1 SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR JUNE 2006 REV TAOS ENABLE TX/RX JITTER ATTENUATOR

DS1040 Programmable One-Shot Pulse Generator

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

DS in 1 High Speed Silicon Delay Line FEATURES PIN ASSIGNMENT

DS2114. SCSI Terminator FEATURES PIN ASSIGNMENT

ICS553 LOW SKEW 1 TO 4 CLOCK BUFFER. Description. Features. Block Diagram DATASHEET

ICS512 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

Low-Jitter, 8kHz Reference Clock Synthesizer Outputs MHz

1 A1 PROs. Ver0.1 Ai9943. Complete 10-bit, 25MHz CCD Signal Processor. Features. General Description. Applications. Functional Block Diagram

8-Bit A/D Converter AD673 REV. A FUNCTIONAL BLOCK DIAGRAM

DS275S. Line-Powered RS-232 Transceiver Chip PIN ASSIGNMENT FEATURES ORDERING INFORMATION

ICS LOW EMI CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET

PT7C4502 PLL Clock Multiplier

PI6CX201A. 25MHz Jitter Attenuator. Features

AD557 SPECIFICATIONS. T A = 25 C, V CC = 5 V unless otherwise noted) REV. B

DS21FT44/DS21FF44 4 x 3 12-Channel E1 Framer 4 x 4 16-Channel E1 Framer

Features. EXTERNAL PULLABLE CRYSTAL (external loop filter) FREQUENCY MULTIPLYING PLL 2

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

DS1307ZN. 64 X 8 Serial Real Time Clock

SINGLE CHANNEL T1/E1/J1 LONG HAUL/SHORT HAUL LINE INTERFACE UNIT

MK1413 MPEG AUDIO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

DS V E1/T1/J1 Quad Line Interface

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

ICS502 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

Octal T1/E1/J1 Line Interface Unit

DS1307/DS X 8 Serial Real Time Clock

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

LOCO PLL CLOCK MULTIPLIER. Features

DS1868B Dual Digital Potentiometer

Dual 16-Bit DIGITAL-TO-ANALOG CONVERTER

MK2703 PLL AUDIO CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

800Mbps LVDS/LVPECL-to-LVDS 2 x 2 Crosspoint Switch

PIN ASSIGNMENT TAP 2 TAP 4 GND DS PIN DIP (300 MIL) See Mech. Drawings Section IN TAP 2 TAP 4 GND

DS2165Q 16/24/32kbps ADPCM Processor

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Bt8075. Brooktree. CRC-4 Encoder/Decoder. Distinguishing Features. Product Description

查询 SSC P111 供应商捷多邦, 专业 PCB 打样工厂,24 小时加急出货

CMOS Serial Digital Pulse Width Modulator INPUT CLK MODULATOR LOGIC PWM 8 STAGE RIPPLE COUNTER RESET LOAD FREQUENCY DATA REGISTER

DACPORT Low Cost, Complete P-Compatible 8-Bit DAC AD557*

DS Tap Silicon Delay Line

ICS QUAD PLL CLOCK SYNTHESIZER. Description. Features. Block Diagram PRELIMINARY DATASHEET

DS V Bit Error Rate Tester (BERT)

DS Tap Silicon Delay Line

+3 Volt, Serial Input. Complete 12-Bit DAC AD8300

ICS542 CLOCK DIVIDER. Features. Description. Block Diagram DATASHEET. NOTE: EOL for non-green parts to occur on 5/13/10 per PDN U-09-01

DS1802 Dual Audio Taper Potentiometer With Pushbutton Control

DS1803 Addressable Dual Digital Potentiometer

Low-Cost Notebook EMI Reduction IC. Applications. Modulation. Phase Detector

XRT6164A Digital Line Interface Transceiver

XRT73L02M GENERAL DESCRIPTION FEATURES APPLICATIONS TWO CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT

ICS511 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

XR-T5794 Quad E-1 Line Interface Unit

DS1021 Programmable 8-Bit Silicon Delay Line

Features VDD 1 CLK1. Output Divide PLL 2 OE0 GND VDD. IN Transition Detector CLK1 INB. Output Divide PLL 2 OE0 GND

Multiplexer for Capacitive sensors

ICS1885. High-Performance Communications PHYceiver TM. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

FIELD PROGRAMMABLE DUAL OUTPUT SS VERSACLOCK SYNTHESIZER. Features VDD PLL1 PLL2 GND

High-Bandwidth T1/E1 Dual-SPDT Switches/ 4:1 Muxes

QUAD T1/E1/J1 SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR MAY 2004 REV TAOS ENABLE TX/RX JITTER ATTENUATOR TIMING CONTROL

MK VCXO-BASED FRAME CLOCK FREQUENCY TRANSLATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

DS1267B Dual Digital Potentiometer

Octal E1 Line Interface Unit

MK5811C LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

DS1307ZN. 64 X 8 Serial Real Time Clock PIN ASSIGNMENT FEATURES

SERIALLY PROGRAMMABLE CLOCK SOURCE. Features

Complete 14-Bit CCD/CIS Signal Processor AD9822

UT54LVDS032 Quad Receiver Advanced Data Sheet

UNISONIC TECHNOLOGIES CO., LTD M1008 Preliminary CMOS IC

LC 2 MOS 5 Ω RON SPST Switches ADG451/ADG452/ADG453

Transcription:

Transmit Line Interface FEATURES Line interface for T1 (1.544 MHz) and CEPT (2.048 MHz) primary rate networks PIN ASSIGNMENT TAIS 1 20 LCLK On chip transmit LBO (line build out) and line drivers eliminate external components ZCSEN TCLKSEL 2 3 19 18 LPOS LNEG Programmable output pulse shape supports short and long loop applications LEN0 LEN1 4 5 17 16 TCLK TPOS Supports bipolar and unipolar input data formats Transparent B8ZS and HDB3 zero code suppression modes Compatible with DS2180A T1 and DS2181A CEPT Transceivers DS2141A T1 and DS2143 E1 Controllers Companion to the DS2187 Receive Line Interface and DS2188 T1/CEPT Jitter Attenuator Single 5V supply; low power CMOS technology LEN2 6 15 TNEG V DD TTIP 7 8 14 13 LB MTIP TRING 9 12 MRING V SS 10 11 LF 20 PIN DIP (300 MIL) TAIS 1 20 LCLK ZCSEN 2 19 LPOS TCLKSEL 3 18 LNEG LEN0 4 17 TCLK LEN1 5 16 TPOS LEN2 6 15 TNEG VDD 7 14 LB TTIP 8 13 MTIP TRING 9 12 MRING VSS 10 11 LF 20 PIN SOIC (300 Mil) DESCRIPTION The T1/CEPT Transmit Line Interface Chip interfaces user equipment to North American (T1 1.544 MHz) and European (CEPT 2.048 MHz) primary rate communications networks. The device is compatible with all types of twisted pair and coax cable found in such networks. Key on chip components include: programmable wave shaping circuitry, line drivers, remote loopback, and zero suppression logic. A line coupling transformer is the only external component required. Short loop (DSX 1, 0 to 655 feet) and long loop (CSU; 0 db, 7.5 db and 15 db) pulse templates found in T1 applications are supported. Appropriate CCITT recommendations are met in the CEPT mode. Application areas include DACS, CSU, CPE, channel banks, and PABX to computer interfaces such as DMI and CPI. The supports ISDN PRI (Primary Rate Interface) specifications. 022798 1/11

BLOCK DIAGRAM Figure 1 VSS LNEG LPOS LCLK TNEG TPOS TCLK INPUT DATA MUX ZERO CODE SUPPRESSION CIRCUITRY WAVESHAPPING CIRCUITRY LINE DRIVERS TTIP TRING LB TAIS TCLKSEL ZCSEN LEN0 LEN1 LEN2 LINE DRIVER MONITOR MTIP MRING LF VDD SYSTEM LEVEL INTERCONNECT Figure 2 DS2187 10 µf AVDD LCAP NC ZCSEN RCLKSEL DVDD RAIS AIS BPV RCL DS2180A/DS2181A RECEIVE PAIR 1:2 RTIP RRING LOCK AVSS VDD ZCSEN LEN0 LEN1 LEN2 TCLKSEL RPOS RNEG RCLK DVSS LCLK LNEG LPOS TCLK TPOS TNEG RPOS RNEG RCLK TCLK TPOS TNEG TSER RSER RST INT CS SCLK SDO SDI SYSTEM BACKPLANE TRANSMIT PAIR TAIS TTIP LB MTIP 1.35:1 TRING VSS MRING LF 0.47 µf NONPOLARIZED SYSTEM CONTROLLER (DS5000) 022798 2/11

PIN DESCRIPTION Table 1 PIN SYMBOL TYPE DESCRIPTION 1 TAIS I Transmit Alarm Indication Signal. When high, output data is forced to all ones at the TCLK (LB=0) or LCLK (LB=1) rate. 2 ZCSEN I Zero Code Suppression Enable. When high, B8ZS or HDB3 encoder enabled. 3 TCLKSEL I Transmit Clock Select. Tie to V SS for 1.544 MHz (T1) applications, to V DD for 2.048 MHz (CEPT) applications. 4 5 6 LEN0 LEN1 LEN2 I Length Select 0, 1 and 2. State determines output T1 waveform shape and characteristics. 7 V DD Positive Supply. 5.0 volts. 8 9 TTIP, TRING O Transmit Tip and Ring. Line driver outputs; connect to transmit line transformer. 10 V SS Signal Ground. 0.0 volts. 11 LF O Line Fault. Open collector active low output. Held low during an output driver fault and/or failure; tri stated otherwise. 12 13 MRING, MTIP I Monitor Tip and Ring. Normally connected to TTIP and TRING. Sense inputs for line fault detection circuitry. 14 LB I Loopback. When high, input data is sampled at LPOS and LNEG on falling edges of LCLK; when low, input data is sampled at TPOS and TNEG on falling TCLK. 15 16 TNEG, TPOS I Transmit Data. Sampled on falling edges of TCLK when LB=0. 17 TCLK I Transmit Clock. 1.544 MHz or 2.048 MHz primary data clock. 18 19 LNEG, LPOS I Loopback Data. Sampled on falling edges of LCLK when LB=1. 20 LCLK I Loopback Clock. 1.544 MHz or 2.048 MHz loopback data clock. INPUT DATA MODES Input data is sampled on the falling edge of TCLK or LCLK and can be bipolar (dual rail) or unipolar (single rail, NRZ). TPOS, TNEG and TCLK are the data and clock inputs when LB=0, LPOS, LNEG and LCLK when LB=1. TPOS and TNEG (LPOS and LNEG) must be tied together in NRZ applications. ZERO CODE SUPPRESSION MODES Transmitted data is treated transparently (no zero code suppression) when ZCSEN=0. HDB3 code words replace any all zero nibble when ZCSEN=1 and TCLKSEL=1. B8ZS code words replace any incoming all zero byte when ZCSEN=1 and TCLKSEL=0. ALARM INDICATION SIGNAL When TAIS is set, an all ones code is continuously transmitted at the TCLK rate (LB=0) or the LCLK rate (LB=1). WAVE SHAPING The device supports T1 short loop (DSX 1; 0 to 655 feet), T1 long loop (CSU; 0 db, 7.5 db and 15 db) and CEPT (CCITT G.703) pulse template requirements. On chip laser trimmed delay lines clocked by either TCLK or LCLK control a precision digital to analog converter to build the desired waveforms, which are buffered differentially by the line drivers. 022798 3/11

The shape of the pre emphasized T1 waveform is controlled by inputs LEN0, LEN1, and LEN2 (TCLKSEL=0). These control inputs allow the user to select the appropriate output pulse shape to meet DSX 1 or CSU templates over a wide variety of cable types and lengths. Those cable types include ABAM, PIC, and PULP. The CEPT mode is enabled when TCLKSEL=1. Only one output pulse shape is available in the CEPT mode; inputs LEN0, LEN1 and LEN2 can be any state except all zeros. The line coupling transformer also contributes to the pulse shape seen at the cross connect point. Transformers for both T1 and CEPT applications must be 1:1.35. The wave shaping circuitry does not contribute significantly to output jitter (less than 0.01 UIpp broadband). Output jitter will be dominated by the jitter on TCLK or LCLK. TCLK and LCLK need only be accurate in frequency, not duty cycle. LINE DRIVERS The on chip differential line drivers interface directly to the output transformer. To optimize device performance, length of the TTIP and TRING traces should be minimized and isolated from neighboring interconnect. FAULT PROTECTION The line drivers are fault protected and will withstand a shorted transformer secondary (or primary) without damage. Inputs MTIP and MRING are normally tied to TTIP and TRING to provide fault monitoring capability. Output LF will transition low if 192 TCLK cycles occur without a one occurring at MTIP or MRING. LF will tri state on the next one occurrence or two TCLK periods later, whichever is greater. The threshold of MTIP and MRING varies with the line type selected at LEN0, LEN1 and LEN2. This insures detection of the lowest level zero to one transition ( 15 db buildout) as it occurs on TTIP and TRING. T1 LINE LENGTH SELECTION Table 2 LEN2 LEN1 LEN0 OPTION SELECTED APPLICATION 0 0 0 Test mode Do not use 0 0 1 7.5 db buildout T1 CSU 0 1 0 15 db buildout T1 CSU 0 1 1 0 db buildout, 0 133 feet T1 CSU, DSX 1 Cross connect 1 0 0 133 266 feet DSX 1 Cross connect 1 0 1 266 399 feet DSX 1 Cross connect 1 1 0 399 533 feet DSX 1 Cross connect 1 1 1 533 655 feet DSX 1 Cross connect NOTE: 1. The LEN0, LEN1 and LEN2 inputs control T1 output waveshapes when TCLKSEL=0. The G.703 (CEPT) template is selected when TCLKSEL=1 and LEN0, LEN1, and LEN2 are at any state except all zeros. 022798 4/11

DSX 1 ISOLATED PULSE TEMPLATE Figure 3 1.0 0.5 NORMALIZED ALITITUDE 0.0 0.5 0 250 500 750 1000 1250 NANOSECONDS NOTES: 1. Template shown is measured at the cross connect point. 2. Amplitude shown is normalized; the actual midpoint voltage measured may be between 2.4 and 3.6 volts. 3. The corner points shown below are joined by straight lines to form the template. MAXIMUM CURVE MINIMUM CURVE (0, 0.05) (0, 0.05) (250, 0.05) (350, 0.05) (325, 0.80) (350, 0.5) (325, 1.15) (400, 0.95) (425, 1.15) (500, 0.95) (500, 1.05) (600, 0.9) (675, 1.05) (650, 0.5) (725, 0.07) (650, 0.45) (875, 0.05) (800, 0.45) (1250, 0.05) (925, 0.2) (1100, 0.05) (1250, 0.05) 022798 5/11

OUTPUT PULSE TEMPLATE AT 2.048 MHz Figure 4 1.2 1.0 NORMALIZED AMPLITUDE 0.5 0.0 0.2 250 500 NANOSECONDS NOTES: 1. Unlike the DSX 1 template, which is specified at the cross connect point, the CEPT (2.048 MHz) template is specified at the transmit line output. 2. The template shown above is normalized. The actual pulse height is cable dependent and is specified in Table 3. 3. The corner points shown below are joined by straight lines to form the template. MAXIMUM CURVE MINIMUM CURVE (0, 0.1) (0, 0.1) (109.5, 0.5) (134.5, 0.2) (109.5, 1.2) (134.5, 0.5) (244, 1.1) (147, 0.8) (378.5, 1.2) (244, 0.9) (378.5, 0.5) (341, 0.8) (488, 0.1) (353.5, 0.5) (353.5, 0.2) (488, 0.1) 022798 6/11

CHARACTERISTICS OF T1 AND CEPT INTERFACES Table 3 CHARACTERISTIC T1 CEPT LINE RATE 1.544 MHz 2.048 MHz LINE CODE AMI 1 or B8ZS AMI or HDB3 TEST LOAD IMPEDANCE 100 ohm Resistive 120 ohm Resistive (wire pair) 75 ohm Resistive (coax) NOMINAL PEAK VOLTAGE PULSE SHAPE 2.4V to 3.6 V 2 3.0V (wire pair) 2.37V (coax) Scaled to fit templates shown NOMINAL PULSE WIDTH 324 ns 244 ns PULSE IMBALANCE < 0.5 db difference between total power of positive and negative pulses. 1) Negative peak = positive peak ±5% 2) Positive width at nominal half amplitude = negative width at nominal half amplitude ±5%. NOTES: 1. With a ones density of at least 12.5% and no more than 15 consecutive zeros. 2. Measured at the cross connect (DSX 1) point; CSU applications may be 7.5 to 15 db below these levels. 022798 7/11

ABSOLUTE MAXIMUM RATINGS* Voltage on any Pin Relative to Ground 1.0V to +7V Operating Temperature 0 C to 70 C Storage Temperature 55 C to +125 C Soldering Temperature 260 C for 10 C * This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. RECOENDED DC OPERATING CONDITIONS (0 C to 70 C) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Logic 1 V IH 2.0 V DD +.3 V 1 Logic 0 V IL 0.3 +0.8 V 1 Supply V DD 4.75 5.25 V DC ELECTRICAL CHARACTERISTICS (0 C to 70 C; V DD = 5V ± 5%) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Supply Current I DD 50 ma 2,3 Supply Current I DD 35 ma 2,4 Supply Current I DD 20 ma 2,5 Input Leakage I IL 1.0 +1.0 µa 6 Output Current @ 0.4V I OL +4.0 ma 7 CAPACITANCE (t A = 25 C) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Input Capacitance C IN 5 pf Output Capacitance C OUT 7 pf NOTES: 1. All inputs except MTIP and MRING. 2. V DD =5.25V; TCLK = LCLK = 1.544 MHz; output line transformer and load as shown in Figure 2. 3. TAIS = 1 4. 50% ones density. 5. All zeros at data inputs. 6. 0.0V < V IN < 5.0V. 7. Output LF (open collector). 022798 8/11

AC ELECTRICAL CHARACTERISTICS (0 C to 70 C; V DD = 5V ± 5%) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES TCLK, LCLK Period t CLK 648 ns 1 TCLK, LCLK Period t CLK 488 ns 2 TCLK, LCLK Pulse Width t RWH, t RWL 70 324 ns 1 TCLK, LCLK Pulse Width t RWH, t RWL 70 244 ns 2 TCLK, LCLK Rise and Fall Times t R, t F 20 ns TPOS, TNEG Setup to TCLK Falling LPOS, LNEG Setup to LCLK Falling TPOS, TNEG Hold from TCLK Falling LPOS, LNEG Hold from LCLK Falling t STD 50 ns t STD 50 ns t HTD 50 ns t HTD 50 ns NOTES: 1. T1 applications. 2. CEPT applications. AC TIMING DIAGRAM Figure 5 t CLK t F t R t RWH t RWL TCLK, LCLK t STD t HTD TPOS, TNEG LPOS, LNEG 022798 9/11

TRANSMIT LINE INTERFACE 20 PIN DIP PKG 20 PIN DIM MIN MAX B A IN. 1.020 25.91 1.040 26.42 B IN. 0.240 6.10 0.260 6.60 1 A C IN. D IN. 0.120 3.05 0.300 7.62 0.140 3.56 0.325 8.26 E IN. 0.015 0.38 0.040 1.02 F IN. 0.120 3.04 0.140 3.56 C G IN. 0.090 2.23 0.110 2.79 K E G F H IN. J IN. K IN. 0.320 8.13 0.008 0.20 0.015 0.38 0.370 9.40 0.012 0.30 0.021 0.53 D J H 022798 10/11

S TRANSMIT LINE INTERFACE 20 PIN SOIC K G PKG 20 PIN DIM MIN MAX A IN. 0.500 12.70 0.511 12.99 B H B IN. 0.290 7.37 0.300 7.65 C IN. 0.089 2.26 0.095 2.41 E IN. 0.004 0.102 0.012 0.30 1 F IN. G IN. 0.094 2.38 0.050 BSC 1.27 BSC 0.105 2.68 A C H IN. J IN. K IN. 0.398 10.11 0.009 0.229 0.013 0.33 0.416 10.57 0.013 0.33 0.019 0.48 E L IN. 0.016 0.406 0.040 1.20 phi 0 8 F phi J L 022798 11/11