Low Power Quint 2-Input OR/NOR Gate

Similar documents
Low Power Hex TTL-to-ECL Translator

Low Power Hex ECL-to-TTL Translator

Low Power Hex TTL-to-ECL Translator

DM74ALS520 DM74ALS521 8-Bit Comparator

100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator

MM74HC132 Quad 2-Input NAND Schmitt Trigger

MM74HC00 Quad 2-Input NAND Gate

Low Power Quint AND/NAND Gate

MM74HC132 Quad 2-Input NAND Schmitt Trigger

DM74LS14 Hex Inverter with Schmitt Trigger Inputs

DM74LS126A Quad 3-STATE Buffer

DM74LS132 Quad 2-Input NAND Gate with Schmitt Trigger Input

MM74HCU04 Hex Inverter

CD4069UBC Inverter Circuits

74ACTQ821 Quiet Series 10-Bit D-Type Flip-Flop with 3-STATE Outputs

74ACQ241 Octal Buffer/Line Driver with 3-STATE Outputs

DatasheetArchive.com. Request For Quotation

DM74ALS174 DM74ALS175 Hex/Quad D-Type Flip-Flops with Clear

74ACTQ74 Quiet Series Dual D-Type Positive Edge-Triggered Flip-Flop

74ABT244 Octal Buffer/Line Driver with 3-STATE Outputs

74ABT245 Octal Bi-Directional Transceiver with 3-STATE Outputs

74AC04 74ACT04 Hex Inverter

74F32 Quad 2-Input OR Gate

DM74LS83A 4-Bit Binary Adder with Fast Carry

74ALVC Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs

74F139 Dual 1-of-4 Decoder/Demultiplexer

74AC00 74ACT00 Quad 2-Input NAND Gate

DM74ALS169B Synchronous Four-Bit Up/Down Counters

CD4538BC Dual Precision Monostable

74LCX125 Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs

74F132 Quad 2-Input NAND Schmitt Trigger

DM74AS169A Synchronous 4-Bit Binary Up/Down Counter

DM74ALS245A Octal 3-STATE Bus Transceiver

FST Bit Low Power Bus Switch

DM74ALS14 Hex Inverter with Schmitt Trigger Inputs

DM96S02 Dual Retriggerable Resettable Monostable Multivibrator

DM74AS651 DM74AS652 Octal Bus Transceiver and Register

MM74HC4066 Quad Analog Switch

CD4541BC Programmable Timer

74AC244 74ACT244 Octal Buffer/Line Driver with 3-STATE Outputs

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

FIN V LVDS High Speed Differential Driver/Receiver


FSTD Bit Bus Switch with Level Shifting

CD4724BC 8-Bit Addressable Latch

74LVT245 74LVTH245 Low Voltage Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

FST32X Bit Bus Switch

DatasheetArchive.com. Request For Quotation

FST Bit Low Power Bus Switch

74VHC VHC VHC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

74F157A Quad 2-Input Multiplexer

FST Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch

FIN1532 5V LVDS 4-Bit High Speed Differential Receiver

Low Power Octal ECL/TTL Bi-Directional Translator with Latch

74F583 4-Bit BCD Adder

CD4047BC Low Power Monostable/Astable Multivibrator

MM74HC4051 MM74HC4052 MM74HC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

74LVT LVTH16374 Low Voltage 16-Bit D-Type Flip-Flop with 3-STATE Outputs

74ABT373 Octal Transparent Latch with 3-STATE Outputs

74ALVC16500 Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs

DM74ALS652 Octal 3-STATE Bus Transceiver and Register

74AC573 74ACT573 Octal Latch with 3-STATE Outputs

NC7S86 TinyLogic HS 2-Input Exclusive-OR Gate

NC7S08 TinyLogic HS 2-Input AND Gate

74AC244 74ACT244 Octal Buffer/Line Driver with 3-STATE Outputs

74ABT273 Octal D-Type Flip-Flop

NC7ST00 TinyLogic HST 2-Input NAND Gate

Triple 2-Channel Analog Multiplexer/Demultiplexer

CD4016BC Quad Bilateral Switch

74FR Bit Bidirectional Transceiver with 3-STATE Outputs

NC7WZ125 TinyLogic UHS Dual Buffer with 3-STATE Outputs

FST Bit Bus Switch

MM74HC221A Dual Non-Retriggerable Monostable Multivibrator

CD4066BC Quad Bilateral Switch

CD4099BC 8-Bit Addressable Latch

FSTU32160A 16-Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch with 2V Undershoot Protection

NC7S04 TinyLogic HS Inverter

ISO-9001 AS9120certi cation ClassQ Military

FST Bit Bus Switch

74ABT899 9-Bit Latchable Transceiver with Parity Generator/Checker

CD4066BC Quad Bilateral Switch

FST3253 Dual 4:1 Multiplexer/Demultiplexer Bus Switch

Multiplexer/Demultiplexer Triple 2-Channel Analog Multiplexer/Demultiplexer

74AC574 74ACT574 Octal D-Type Flip-Flop with 3-STATE Outputs

74AC574 74ACT574 Octal D-Type Flip-Flop with 3-STATE Outputs

74AC175 74ACT175 Quad D-Type Flip-Flop

74ABT Bit Transceiver with 3-STATE Outputs

74AC74 74ACT74 Dual D-Type Positive Edge-Triggered Flip-Flop

CD4016BC Quad Bilateral Switch

NC7WZ86 TinyLogic UHS Dual 2-Input Exclusive-OR Gate

74VHC Channel Analog Multiplexer 74VHC4052 Dual 4-Channel Analog Multiplexer 74VHC4053 Triple 2-Channel Analog Multiplexer

74AC251 74ACT251 8-Input Multiplexer with 3-STATE Output

74F540 74F541 Octal Buffer/Line Driver with 3-STATE Outputs

74AC821 74ACT Bit D-Type Flip-Flop with 3-STATE Outputs

74AC374 74ACT374 Octal D-Type Flip-Flop with 3-STATE Outputs

NC7SZ08 TinyLogic UHS 2-Input AND Gate

74F827 74F Bit Buffers/Line Drivers

Synchronous Binary Counter with Synchronous Clear

NC7S14 TinyLogic HS Inverter with Schmitt Trigger Input

74AC245 74ACT245 Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

Transcription:

Low Power Quint 2-Input OR/NOR Gate General Description The is a monolithic quint 2-input OR/NOR gate with common enable. All inputs have 50 kω pull-down resistors and all outputs are buffered. Ordering Code: Features August 1989 Revised August 2000 43% power reduction of the 100102 2000V ESD protection Pin/function compatible with 100102 Voltage compensated operating range = 4.2V to 5.7V Available to industrial grade temperature range (PLCC package only) Order Number Package Number Package Description SC M24B 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide PC N24E 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide QC V28A 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square QI V28A 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Industrial Temperature Range ( 40 C to +85 C) Devices also available in Tape and Reel. Specify by appending the suffix letter X to the ordering code. Connection Diagrams Low Power Quint 2-Input OR/NOR Gate 24-Pin DIP/SOIC 28-Pin PLCC Pin Descriptions Pin Names D na D ne E O a O e O a O e Description Data Inputs Enable Input Data Outputs Complementary Data Outputs 2000 Fairchild Semiconductor Corporation DS010580 www.fairchildsemi.com

Logic Symbol Truth Table D 1X D 2X E O X O X L L L L H L L H H L L H L H L L H H H L H L L H L H L H H L H H L H L H H H H L H = HIGH Voltage Level L = LOW Voltage Level www.fairchildsemi.com 2

Absolute Maximum Ratings(Note 1) Storage Temperature (T STG ) 65 C to +150 C Maximum Junction Temperature (T J ) +150 C V EE Pin Potential to Ground Pin 7.0V to +0.5V Input Voltage (DC) V EE to +0.5V Output Current (DC Output HIGH) 50 ma ESD (Note 2) 2000V Commercial Version Recommended Operating Conditions Case Temperature (T C ) Commercial 0 C to +85 C Industrial 40 C to +85 C Supply Voltage (V EE ) 5.7V to 4.2V Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The Recommended Operating Conditions table will define the conditions for actual device operation. Note 2: ESD testing conforms to MIL-STD-883, Method 3015. DC Electrical Characteristics (Note 3) V EE = 4.2V to 5.7V, V CC = V CCA = GND, T C = 0 C to +85 C Symbol Parameter Min Typ Max Units Conditions V OH Output HIGH Voltage 1025 955 870 mv Loading with V IN = V IH(Max) or V IL(Min) V OL Output LOW Voltage 1830 1705 1620 mv 50Ω to 2.0V V OHC Output HIGH Voltage 1035 mv Loading with V IN = V IH(Min) or V IL(Max) V OLC Output LOW Voltage 1610 mv 50Ω to 2.0V V IH Input HIGH Voltage 1165 870 mv Guaranteed HIGH Signal for All Inputs V IL Input LOW Voltage 1830 1475 mv Guaranteed LOW Signal for All Inputs I IL Input LOW Current 0.50 µa V IN = V IL(Min) I IH Input HIGH Current 240 µa V IN = V IH(Max) I EE Power Supply Current 45 36 20 ma Inputs OPEN Note 3: The specified limits represent the worst case value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under worst case conditions. DIP AC Electrical Characteristics V EE = 4.2V to 5.7V, V CC = V CCA = GND T C = 0 C T C = +25 C T C = +85 C Symbol Parameter Units Conditions Min Max Min Max Min Max 0.50 1.15 0.50 1.15 0.50 1.25 ns t PHL Data to Output Figures 1, 2 (Note 4) 0.70 1.90 0.70 1.90 0.80 2.00 ns t PHL Enable to Output t TLH Transition Time 0.40 1.20 0.40 1.20 0.40 1.20 ns Figures 1, 2 t THL 20% to 80%, 80% to 20% Note 4: The propagation delay specified is for single output switching. Delays may vary up to 100 ps with multiple outputs switching. 3 www.fairchildsemi.com

Commercial Version (Continued) SOIC and PLCC AC Electrical Characteristics V EE = 4.2V to 5.7V, V CC = V CCA = GND T C = 0 C T C = +25 C T C = +85 C Symbol Parameter Units Conditions Min Max Min Max Min Max 0.50 1.05 0.50 1.05 0.50 1.15 ns t PHL Data to Output Figures 1, 2 (Note 5) 0.70 1.80 0.70 1.80 0.80 1.90 ns t PHL Enable to Output t TLH Transition Time t THL 20% to 80%, 80% to 20% 0.40 1.10 0.40 1.10 0.40 1.10 ns Figures 1, 2 t OSHL Maximum Skew Common Edge PLCC Only Output-to-Output Variation 250 250 250 ps (Note 6) Data to Output Path t OSHL Maximum Skew Common Edge PLCC Only Output-to-Output Variation 310 310 310 ps (Note 6) Enable to Output Path t OSLH Maximum Skew Common Edge PLCC Only Output-to-Output Variation 200 200 200 ps (Note 6) Data to Output Path t OSLH Maximum Skew Common Edge PLCC Only Output-to-Output Variation 330 330 330 ps (Note 6) Enable to Output Path t OST Maximum Skew Opposite Edge PLCC Only Output-to-Output Variation 250 250 250 ps (Note 6) Data to Output Path t OST Maximum Skew Opposite Edge PLCC Only Output-to-Output Variation 330 330 330 ps ((Note 6) Enable to Output Path t PS Maximum Skew PLCC Only Pin (Signal) Transition Variation 200 200 200 ps (Note 6) Data to Output Path t PS Maximum Skew PLCC Only Pin (Signal) Transition Variation 280 280 280 ps (Note 6) Enable to Output Path Note 5: The propagation delay specified is for single output switching. Delays may vary up to 100 ps with multiple outputs switching. Note 6: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH-to-LOW (t OSHL ), or LOW-to-HIGH (t OSLH ), or in opposite directions both HL and LH (t OST ). Parameters t OST and t PS guaranteed by design. www.fairchildsemi.com 4

Industrial Version PLCC DC Electrical Characteristics (Note 7) V EE = 4.2V to 5.7V, V CC = V CCA = GND, T C = 40 C to +85 C T C = 40 C T C = 0 C to +85 C Symbol Parameter Units Conditions Min Max Min Max V OH Output HIGH Voltage 1085 870 1025 870 V IN = V IH(Max) Loading with mv V OL Output LOW Voltage 1830 1575 1830 1620 or V IL(Min) 50Ω to 2.0V V OHC Output HIGH Voltage 1095 1035 V IN = V IH(Min) Loading with mv V OLC Output LOW Voltage 1565 1610 or V IL(Max) 50Ω to 2.0V V IH Input HIGH Voltage 1170 870 1165 870 mv Guaranteed HIGH Signal for ALL Inputs V IL Input LOW Voltage 1830 1480 1830 1475 mv Guaranteed LOW Signal for ALL Inputs I IL Input LOW Current 0.05 0.05 µa V IN = V IL(Min) I IH Input HIGH Current 300 240 µa V IN = V IH(Max) I EE Power Supply Current 45 20 45 20 ma Inputs OPEN Note 7: The specified limits represent the worst case value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under the worst case conditions. PLCC AC Electrical Characteristics V EE = 4.2V to 5.7V, V CC = V CCA = GND Symbol Parameter t PHL Data to Output t PHL Enable to Output t TLH Transition Time t THL 20% to 80%, 80% to 20% T C = 40 C T C = +25 C T C = +85 C Min Max Min Max Min Max Note 8: The propagation delay specified is for single output switching. Delays may vary up to 200 ps with multiple outputs switching. Units 0.40 1.05 0.50 1.05 0.50 1.15 ns 0.70 1.80 0.70 1.80 0.80 1.90 ns Conditions Figures 1, 2 (Note 8) 0.30 1.10 0.40 1.10 0.40 1.10 ns Figures 1, 2 5 www.fairchildsemi.com

Test Circuitry Notes: V CC, V CCA = +2V, V EE = 2.5V L1 and L2 = equal length 50Ω impedance lines R T = 50Ω terminator internal to scope Decoupling 0.1 µf from GND to V CC and V EE All unused outputs are loaded with 50Ω to GND C L = Fixture and stray capacitance 3 pf FIGURE 1. AC Test Circuit Switching Waveforms FIGURE 2. Propagation Delay and Transition Times www.fairchildsemi.com 6

Physical Dimensions inches (millimeters) unless otherwise noted 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M24B 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide Package Number N24E 7 www.fairchildsemi.com

Low Power Quint 2-Input OR/NOR Gate Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Package Number V28A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 8 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com