LC863548B, LC863540B LC863532B, LC863528B LC863524B, LC863520B LC863516B

Similar documents
* This product is licensed from Silicon Storage Technology, Inc. (USA), and manufactured and sold by SANYO Semiconductor Co., Ltd.

LC875CC8A LC875CB2A. Features ROM bits (LC875CC8A) bits (LC875CB2A)

LC87FBK08A. Overview. Features. CMOS IC 8K-byte FROM and 256-byte RAM integrated 8-bit 1-chip Microcontroller

General-Purpose OTP MCU with 14 I/O LInes

PRODUCT OVERVIEW OVERVIEW OTP

INF8574 GENERAL DESCRIPTION

LC87F0N04A. Package Dimensions unit : mm (typ) 3178B

S3C9442/C9444/F9444/C9452/C9454/F9454

LC87F5M64A. Overview. Package Dimensions. Features. CMOS IC FROM 64K byte, RAM 2048 byte on-chip 8-bit 1-chip Microcontroller

GC221-SO16IP. 8-bit Turbo Microcontroller

Low-Current Consumption, Real-Time Clock IC (General-Purpose IC)

LC87F2G08A. Overview. Features. Package Dimensions. CMOS IC 8K-byte FROM and 256-byte RAM integrated 8-bit 1-chip Microcontroller

Flash ROM Capable of on-board-programing with wide range, 2.7 to 5.5V, of voltage source Block-erase in 128 byte units bits

CXA1315M/P. 8-bit D/A Converter Supporting with I 2 C Bus

LC87F1K64A. Overview. Features. CMOS IC 8-bit Microcontroller with USB-host Controller. 64K-byte Flash ROM / 8K-byte RAM / 48-pin

NJU BIT SERIAL TO PARALLEL CONVERTER GENERAL DESCRIPTION PACKAGE OUTLINE PIN CONFIGURATION FEATURES BLOCK DIAGRAM

SERIAL I/O REAL TIME CLOCK

LC87F5VP6A/D. 8-bit Microcontroller. 256K-byte Flash ROM / byte RAM

LC87F0808A. Overview. Features. CMOS IC 8K-byte FROM and 256-byte RAM integrated 8-bit 1-chip Microcontroller

Z86C04/C08 1 CMOS 8-BIT LOW-COST 1K/2K-ROM MICROCONTROLLERS

LC75857E LC75857W. SANYO Semiconductors DATA SHEET. Preliminary. Overview. Features. CMOS IC 1/3, 1/4 Duty LCD Display Drivers with Key Input Function

LC7215, 7215F, 7215FM. MW/LW PLL Frequency Synthesizers. Package Dimensions. Overview. Features

I2C Demonstration Board I 2 C-bus Protocol

16 Channels LED Driver

NJU BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

7 OUT1 8 OUT2 9 OUT3 10 OUT4 11 OUT5 12 OUT6 13 OUT7 14 OUT8 15 OUT9 16 OUT10 17 OUT11 18 OUT12 19 OUT13 20 OUT14 21 OUT15 22 OUT16 OUT17 23 OUT18

Z86116 CMOS Z8 PN MODULATOR WIRELESS CONTROLLER CUSTOMER PROCUREMENT SPECIFICATION FEATURES GENERAL DESCRIPTION Z86116 CP95WRL0501 PRELIMINARY

A variety of pagers day of a week, hour, minute and second. TV set and VCR CPU interface via three wires

16-Port I/O Expander with LED Intensity Control, Interrupt, and Hot-Insertion Protection

HT16C23/HT16C23G RAM Mapping 56 4 / 52 8 LCD Driver Controller

NTE1786 Integrated Circuit Frequency Lock Loop (FLL) Tuning & Control Circuit

Pin Assignment SEG28 SEG29 SEG30 SEG31 SEG32 SEG33 SEG34 SEG35 SEG36 SEG37 SEG38 VDD SDA SCL COM0 COM1 COM2 COM3 COM4 COM5 COM6 COM

DS1202, DS1202S. Serial Timekeeping Chip FEATURES PIN ASSIGNMENT. ORDERING INFORMATION DS pin DIP DS1202S 16 pin SOIC DS1202S8 8 pin SOIC

unit: mm 3059-DIP22S unit: mm 3036B-MFP20

S-35390A 2-WIRE REAL-TIME CLOCK. Features. Applications. Packages. SII Semiconductor Corporation, Rev.4.

NJU3715A 16-BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

3-Channel Fun LED Driver

LC87F2C64A. Overview. Features. CMOS IC 64K-byte FROM and 2048-byte RAM integrated 8-bit 1-chip Microcontroller

MB1503. LOW-POWER PLL FREQUENCY SYNTHESIZER WITH POWER SAVE FUNCTION (1.1GHz) Sept Edition 1.0a DATA SHEET. Features

S-35390A 2-WIRE REAL-TIME CLOCK. Rev.2.4_00. Features. Applications. Packages. Seiko Instruments Inc. 1

W588AXXX Data Sheet. 8-BIT MCU WITH VOICE SYNTHESIZER (PowerSpeech TM Series) Table of Contents-

Low Power Windowed Watchdog with Reset, Sleep Mode Functions. Features. Applications. Selection Table. Part Number V REF

ILI2117 Capacitive Touch Controller

Application Note of RingCore210 Family. (Optimized Vibration Driver) V1.3 May, 2011

PT7C43190 Real-time Clock Module

NJU3714A 12-BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

onlinecomponents.com

Low current consumption : 0.4 ma typ. Driver output current : 70 ma max. 5 MHz (cascade connection) Selectable H/L for latch and driver enable

NJU3716A 16-BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

IS31FL3731 AUDIO MODULATED MATRIX LED DRIVER. May 2013

LC7574NE, 7574NW. 1/2 Duty VFD Driver for Frequency Display

S-35392A 2-WIRE REAL-TIME CLOCK. Features. Applications. Package. ABLIC Inc., Rev.3.2_03

S Series FOR AUTOMOTIVE 125 C OPERATION 2-WIRE INTERVAL TIMER CONVENIENCE TIMER. Features. Application. Package.

ETM45E-05. Application Manual. Real Time Clock Module RX8900SA CE. Preliminary

APPLICATIONS GENERAL DESCRIPTION FEATURES PIN CONFIGURATION PIN ASSIGNMENT /INH, Q0 PIN FUNCTION

SYNC separator IC with AFC

unit: mm 3159-QFP64E unit: mm 3190-SQFP64

NJU3719A 24-BIT SERIAL TO PARALLEL CONVERTER ! PACKAGE OUTLINE ! GENERAL DESCRIPTION ! PIN CONFIGURATION ! FEATURES !

S-35190A 3-WIRE REAL-TIME CLOCK. Rev.2.4_00. Features. Applications. Package. Seiko Instruments Inc. 1

SM8578BV Real-time Clock IC

ETM45E-03. Application Manual. Real Time Clock Module RX8900SA / CE. Preliminary

CMOS LSI 8-bit Microcontroller with USB Full-Speed Host/Device Controller 128K-byte Flash ROM / 8192-byte RAM / 48-pin

INTEGRATED CIRCUITS. PCA9544A 4-channel I 2 C multiplexer with interrupt logic. Product data sheet Supersedes data of 2004 Jul 28.

S6A0093 Specification Revision History

UNISONIC TECHNOLOGIES CO., LTD CD4541

1. GENERAL DESCRIPTION FEATURES PIN DESCRIPTION BLOCK DIAGRAM... 5

NJU3712A 8-BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

RayStar Microelectronics Technology Inc. Ver: 1.4

LC87F2L08A. Advance Information

NJU BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

S-8423 Series. Rev.2.0 BATTERY BACKUP IC

HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 HT1627 HT16270 COM

4-Bit Microcontroller with Built-in RC Oscillation Type A/D Converter and LCD Driver

CAT bit Programmable LED Dimmer with I 2 C Interface DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT

IZ602 LCD DRIVER Main features: Table 1 Pad description Pad No Pad Name Function

CD4541BC Programmable Timer

MCU Reset and Oscillator Circuits Application Note

SERIALLY PROGRAMMABLE CLOCK SOURCE. Features

ITM-1601A LCM. User s Guide. (Liquid Crystal Display Module) 1998 Intech LCD Group Ltd. Document No. TE nd Edition Jan.

SYNC separator IC with AFC

Spin Semiconductor FV-1 Reverb IC PN: SPN1001. Delay Memory DSP CORE. ROM and Program Control PLL. XTAL Drvr XTAL. Spin.

CF5008A1 2. VCXO Module IC OVERVIEW FEATURES SERIES CONFIGURATION ORDERING INFORMATION

17-Output LED Driver/GPO with Intensity Control and Hot-Insertion Protection

CCB is ON Semiconductor s original format. All addresses are managed by ON Semiconductor for this format.

IS31FL CHANNEL FUN LED DRIVER July 2015

Temperature Sensor and System Monitor in a 10-Pin µmax

CF5073 series VCXO Module ICs with Built-in Varicap

HT16C22/HT16C22G RAM Mapping 44 4 LCD Controller Driver

INTEGRATED CIRCUITS. PCA channel I 2 C multiplexer and interrupt logic. Product data Supersedes data of 2001 May 07.

DS1621. Digital Thermometer and Thermostat FEATURES PIN ASSIGNMENT

4-Bit Microcontroller with Built-in 640-Dot Matrix LCD Drivers, Operating at 0.9 V (Min.)

16-CHANNEL SPEECH+MELODY PROCESSOR (BandDirector TM Series)

IS31FL CHANNEL LIGHT EFFECT LED DRIVER. November 2017

UCS Channel LED Driver / Controller

S1C6P bit Single Chip Microcomputer. Function Evaluation Flash built-in Compatible with S1C63358 and 158 On-board writing supported DESCRIPTION

Preliminary NT7070B Dot Matrix LCD Driver & Controller. Features. Descriptions. Applications

HT16LK24 RAM Mapping 67 4/63 8 LCD Driver with Key Scan

NJU BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION PIN CONFIGURATION FEATURES BLOCK DIAGRAM

7 OUT1 8 OUT2 9 OUT3 10 OUT4 11 OUT5 12 OUT6 13 OUT7 14 OUT8 15 OUT9 16 OUT10 17 OUT11 18 OUT12 19 OUT13 20 OUT14 21 OUT15 22 OUT16 OUT17 23 OUT18

DTCXO Temperature Compensated Real-Time-Clock Module with SPI bus

Transcription:

Ordering number : ENN7936 LC863548B, LC863540B LC863532B, LC863528B LC863524B, LC863520B LC863516B CMOS IC FROM 48K/40K/32K/28K/24K/20K/16K-byte, RAM 640/512-byte on-chip and 176 9-bit OSD RAM 8-bit 1-chip Microcontroller Overview The LC863548/40/32/28/24/20/16B are 8-bit single chip microcontrollers with the following on-chip functional blocks : CPU : Operable at a minimum bus cycle time of 0.424µs On-chip ROM capacity Program ROM : 48K/40K/32K/28K/24K/20K/16K-bytes CGROM : 16K-bytes On-chip RAM capacity : 640/512-bytes OSD RAM : 176 9-bits On-screen display controller Four channels 6-bit AD Converter Three channels 7-bit PWM Two channels 16-bit timer/counter, 14-bit base timer IIC-bus compliant serial interface circuit (Multi-master type) ROM correction function 13-source 8-vectored interrupt system Integrated system clock generator and display clock generator Only one X tal oscillator (32.768kHz) for PLL reference is used for both generators. All of the above functions are fabricated on a single chip. Ver.0.92 62102 73004 JO IM No.7936-1/17

Features Read-Only Memory (ROM) : 49152 8-bits/40960 8-bits/32768 8-bits/ 28672 8-bits/24576 8-bits/20480 8-bits/ 16384 8-bits for program 16128 8-bits for CGROM Random Access Memory (RAM) : 512 8-bits (working area) : LC863548B/40B 384 8-bits (working area) : LC863532B/28B/24B/20B/16B 128 8-bits (working or ROM correction function) 176 9-bits (for CRT display) OSD functions Screen display : 36 characters 8 lines (by software) RAM : 176 words (9-bits per word) Display area : 36 words 4 lines Control area : 8 words 4 lines Characters Up to 252 kinds of 16 32 dot character fonts (4 characters including 1 test character are not programmable) Each font can be divided into two parts and used as two fonts (Ex. 16 16 dot character font 2) Various character attributes Character colors : 16 colors (analog mode : l Vp-p output) /8 colors (digital mode) Character background colors : 16 colors (analog mode : l Vp-p output) /8 colors (digital mode) Fringe/shadow colors : 16 colors (analog mode : l Vp-p output) /8 colors (digital mode) Full screen colors : 16 colors (analog mode : l Vp-p output) /8 colors (digital mode) Rounding Underline Italic character (slanting) Attribute can be changed without spacing Vertical display start line number can be set for each row independently (Rows can be overlapped) Horizontal display start position can be set for each row independently Horizontal pitch (bit 9 to 16) *1 and vertical pitch (bit 1 to 32) can be set for each row independently Different display modes can be set for each row independently Caption Text mode/osd mode 1/OSD mode 2 (Quarter size) /Simplified graphic mode Ten character sizes *1 Horez. Vert. = (1 1), (1 2), (2 2), (2 4), (0.5 0.5) (1.5 1), (1.5 2), (3 2), (3 4), (0.75 0.5) Shuttering and scrolling on each row Simplified Graphic Display *1 Note : range depends on display mode : refer to the manual for details. Bus Cycle Time/Instruction-Cycle Time Bus cycle time Instruction cycle time Clock divider System clock oscillation Oscillation frequency Voltage 0.424µs 0.848µs 1/2 Internal VCO (Ref : X'tal 32.768kHz) 14.156MHz 4.5V to 5.5V 7.5µs 15.0µs 1/2 Internal RC 800kHz 4.5V to 5.5V 91.55µs 183.1µs 1/1 Crystal 32.768kHz 4.5V to 5.5V 183.1µs 366.2µs 1/2 Crystal 32.768kHz 4.5V to 5.5V Ports Input/Output Ports : 4 ports (24 terminals) Data direction programmable in nibble units : 1 port (8 terminals) (If the N-ch open drain output is selected by option, the corresponding port data can be read in output mode.) Data direction programmable for each bit individually : 3 ports (16 terminals) AD converter 4-channels 6-bit AD converters No.7936-2/17

Serial interfaces IIC-bus compliant serial interface (Multi-master type) Consists of a single built-in circuit with two I/O channels. The two data lines and two clock lines can be connected internally. PWM output 3-channels 7-bit PWM Timer Timer 0 : 16-bit timer/counter With 2-bit prescaler + 8-bit programmable prescaler Mode 0 : Two 8-bit timers with a programmable prescaler Mode 1 : 8-bit timer with a programmable prescaler + 8-bit counter Mode 2 : 16-bit timer with a programmable prescaler Mode 3 : 16-bit counter The resolution of timer is 1 tcyc. Timer 1 : 16-bit timer/ PWM Mode 0 : Two 8-bit timers Mode 1 : 8-bit timer + 8-bit PWM Mode 2 : 16-bit timer Mode 3 : A variable-bit PWM (9 to 16 bits) In mode 0/1, the resolution of timer/pwm is 1 tcyc In mode 2/3, the resolution of timer/pwm is selectable by program ; tcyc or 1/2 tcyc Base timer Generate every 500ms overflow for a clock application (using 32.768kHz crystal oscillation for the base timer clock) Generate every 976µs, 3.9ms, 15.6ms, 62.5ms overflow (using 32.768kHz crystal oscillation for the base timer clock) Clock for the base timer is selectable from 32.768kHz crystal oscillation, system clock or programmable prescaler output of Timer 0 Remote control receiver circuit (connected to the P73/INT3/T0IN terminal) Noise rejection function Polarity switching Watchdog timer External RC circuit is required Interrupt or system reset is activated when the timer overflows ROM correction function Max 128-bytes/2 addresses Interrupts 13 sources 8 vectored interrupts 1. External Interrupt INT0 2. External Interrupt INT1 3. External Interrupt INT2, Timer/counter T0L (Lower 8-bits) 4. External Interrupt INT3, base timer 5. Timer/counter T0H (Upper 8-bits) 6. Timer T1H, Timer T1L 7. Vertical synchronous signal interrupt (VS), horizontal line (HS) 9. IIC, Software Interrupt priority control Three interrupt priorities are supported (low, high and highest) and multi-level nesting is possible. Low or high priority can be assigned to the interrupts from 3 to 8 listed above. For the external interrupt INT0 and INT1, low or highest priority can be set. No.7936-3/17

Sub-routine stack level A maximum of 128 levels (stack is built in the internal RAM) Multiplication/division instruction 16-bits 8-bits (7 instruction cycle times) 16-bits 8-bits (7 instruction cycle times) 3 oscillation circuits Built-in RC oscillation circuit used for the system clock Built-in VCO circuit used for the system clock and OSD X tal oscillation circuit used for base timer, system clock and PLL reference Standby function HALT mode The HALT mode is used to reduce the power dissipation. In this operation mode, the program execution is stopped. This mode can be released by the interrupt request or the system reset. HOLD mode The HOLD mode is used to stop the oscillations ; RC (internal), VCO, and X tal oscillations. This mode can be released by the following conditions. 1. Pull the reset terminal (RES) to low level. 2. Feed the selected level to either P70/INT0 or P71/INT1. Package MFP36S DIP36S Development tools Flash EEPROM Evaluation chip Emulator : LC86F3548A : LC863096 : EVA86000 (main) + ECB863200A (evaluation chip board) + SUB863400A (sub board) + POD36-CABLE (cable) + POD36-DIP (for DIP36S) or POD36-MFP (for MFP36S) No.7936-4/17

Package Dimensions unit : mm 3204B Package Dimensions unit : mm 3170A No.7936-5/17

No.7936-6/17 Pin Assignment P03 P02 P01 P00 P17/PWM P16/PWM3 P15/PWM2 P14/PWM1 P73/INT3/T0IN P72/INT2/T0IN P71/INT1 P70/INT0 P32 P31 BL B G R P10/SDA0 P11/SCLK0 P12/SDA1 P13/SCLK1 VSS XT1 XT2 VDD P04/AN4 P05/AN5 P06/AN6 P07/AN7 RES FILT P33 P30 VS HS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 Top view

System Block Diagram Interrupt Control IR PLA Standby Control ROM X tal RC VCO Clock Generator PC PLL IIC ROM Correct Control ACC XRAM B Register Timer 0 Bus Interface C Register Timer 1 Base Timer Port 1 Port 3 ALU ADC Port 7 PSW INT0 to 3 Noise Rejection Filter RAR PWM RAM OSD Control Circuit CGROM VRAM Stack Pointer Port 0 Watch Dog Timer No.7936-7/17

Pin Description Pin name I/O Function Option V SS - Negative power supply XT1 I Input terminal for crystal oscillator XT2 O Output terminal for crystal oscillator V DD - Positive power supply RES I Reset terminal FILT O Filter terminal for PLL VS I Vertical synchronization signal input terminal HS I Horizontal synchronization signal input terminal R O Red (R) output terminal of RGB image output G O Green (G) output terminal of RGB image output B O Blue (B) output terminal of RGB image output BL O Fast blanking control signal Switch TV image signal and caption/osd image signal Port 0 P00 to P07 I/O 8-bit input/output port Input/output can be specified in nibble unit (If the N-ch open drain output is selected by option, the corresponding port data can be read in output mode.) Pull-up resistor provided/not provided Output Format CMOS/Nch-OD Other functions AD converter input port (P04 to P07 : 4 channels) Port 1 I/O 8-bit input/output port Output Format P10 to P17 Input/output can be specified for each bit (programmable pull-up resister provided) Other functions CMOS/Nch-OD P10 P11 P12 P13 P14 P15 P16 P17 IIC0 data I/O IIC0 clock output IIC1 data I/O IIC1 clock output PWM1 output PWM2 output PWM3 output Timer 1 (PWM) output Port 3 P30 to P33 I/O 4-bit input/output port Input/output can be specified for each bit (CMOS output/input with programmable pull-up resister) Port 7 I/O 4-bit input/output port P70 P71 to P73 Input or output can be specified for each bit P70 : I/O with programmable pull-up resister P71 to P73 : CMOS output/input with programmable pull-up resister Other function P70 INT0 input/hold release input/ Nch-Tr. Output for watchdog timer P71 P72 P73 INT1 input/hold release input INT2 input/timer 0 event input INT3 input (noise rejection filter connected) / Timer 0 event input Interrupt receiver format, vector addresses rising falling rising/ falling H level L level vector INT0 enable enable disable enable enable 03H INT1 enable enable disable enable enable 0BH INT2 enable enable enable disable disable 13H INT3 enable enable enable disable disable 1BH Note : A capacitor of at least 10µF must be inserted between VDD and VSS when using this IC. Continued on next page. No.7936-8/17

Continued from preceding page. Output form and existence of pull-up resistor for all ports can be specified for each bit. Programmable pull-up resistor is always connected regardless of port option, CMOS or N-ch open drain output in port 1. Port status in reset Terminal I/O Pull-up resistor status at selecting CMOS output option Port 0 I Pull-up resistor OFF, ON after reset release Port 1 I Programmable pull-up resistor OFF Absolute Maximum Ratings / Ta = 25 C, VSS = 0V Parameter Symbol Pins Conditions Limits V DD [V] min typ max unit Supply voltage V DD max V DD -0.3 +7.0 Input voltage V I (1) RES, HS, VS -0.3 V DD +0.3 Output voltage V O (1) R, G, B, BL, FILT -0.3 V DD +0.3 V Input/output voltage V IO Ports 0, 1, 3, 7-0.3 V DD +0.3 High level output current Low level output current Peak IOPH(1) Ports 0, 1, 3, 7 CMOS output output For each pin. -4 current IOPH(2) R, G, B, BL CMOS output For each pin. -5 Total ΣIOAH(1) Ports 0, 1 The total of all pins. -20 output ΣIOAH(2) Ports 3, 7 The total of all pins. -10 current ΣIOAH(3) R, G, B, BL The total of all pins. -12 Peak IOPL(1) Ports 0, 1, 3 For each pin. 20 output IOPL(2) Port 7 For each pin. 15 current IOPL(3) R, G, B, BL For each pin. 5 Total ΣIOAL(1) Ports 0, 1 The total of all pins. 40 output ΣIOAL(2) Ports 3, 7 The total of all pins. 20 current ΣIOAL(3) R, G, B, BL The total of all pins. 12 ma Maximum power dissipation Pd max MFP36S Ta = -10 to +70 C 340 DIP36S 500 mw Operating temperature range Storage temperature range Topr Tstg -10 +70-55 +125 C Recommended Operating Range / Ta = -10 C to +70 C, VSS = 0V Parameter Symbol Pins Conditions Limits V DD [V] min typ max unit Operating supply V DD (1) V DD 0.844µs tcyc 0.852µs 4.5 5.5 voltage range V DD (2) 4µs tcyc 400µs 4.5 5.5 Hold voltage V HD V DD RAMs and the registers data are kept in HOLD 2.0 5.5 mode. High level input V IH (1) Port 0 Output disable 4.5 to 5.5 0.6V DD V DD voltage V IH (2) Ports 1, 3 (Schumitt) Port 7 (Schumitt) Output disable port input/interrupt RES, HS, VS (Schumitt) 4.5 to 5.5 0.75V DD V DD V IH (3) Port 70 Output disable Watchdog timer input 4.5 to 5.5 V DD -0.5 V DD V Continued on next page. No.7936-9/17

Continued from preceding page. Parameter Symbol Pins Conditions Limits V DD [V] min typ max unit Low level input voltage Operation cycle time V IL (1) Port 0 Output disable 4.5 to 5.5 V SS 0.2V DD V IL (2) Ports 1, 3 (Schumitt) Output disable Port 7 (Schumitt) port input/interrupt RES, HS, VS (Schumitt) 4.5 to 5.5 V SS 0.25V DD V IL (3) Port 70 Output disable Watchdog timer input 4.5 to 5.5 V SS 0.6V DD tcyc(1) All functions operating 4.5 to 5.5 0.844 0.848 0.852 tcyc(2) OSD is not operating 4.5 to 5.5 0.844 400 V µs Oscillation frequency range FmRC Internal RC oscillation 4.5 to 5.5 0.4 0.8 3.0 MHz Electrical Characteristics / Ta = -10 C to +70 C, VSS = 0V Parameter Symbol Pins Conditions High level input current Low level input current High level output voltage Low level output voltage I IH (1) Ports 0, 1, 3, 7 Output disable Pull-up MOS Tr. OFF V IN = V DD (Including the off-leak current of the output Tr.) I IH (2) RES HS, VS V IN = V DD I IL (1) Ports 0, 1, 3, 7 Output disable Pull-up MOS Tr. OFF V IN = V SS (Including the off- leak current of the output Tr.) I IL (2) V OH (1) RES HS, VS CMOS output of ports 0, 1, 3, 71 to 73 V IN = V SS I OH = -1.0mA V OH (2) R, G, B, BL I OH = -0.1mA R. G. B : digital mode Limits V DD [V] min typ max unit 4.5 to 5.5 1 4.5 to 5.5 1 4.5 to 5.5-1 4.5 to 5.5-1 4.5 to 5.5 V DD -1 4.5 to 5.5 V DD -0.5 V OL (1) Ports 0, 1, 3, 71 to 73 I OL = 10mA 4.5 to 5.5 1.5 V OL (2) Ports 0, 3, 71 to 73 I OL = 1.6mA 4.5 to 5.5 0.4 V OL (3) R, G, B, BL Port 1 I OL = 3.0mA R. G. B : digital mode 4.5 to 5.5 0.4 V OL (4) Port 70 I OL = 1mA 4.5 to 5.5 0.4 µa V Pull-up MOS Tr. resistance Bus terminal short circuit resistance (SCL0 to SCL1, SDA0 to SDA1) Hysteresis voltage Pin capacitance Rpu Ports 0, 1, 3, 7 V OH = 0.9V DD RBS P10 to P12 P11 to P13 VHIS Ports 1, 3, 7 Output disable RES HS, VS CP All pins f = 1MHz Every other terminals are connected to V SS. Ta = 25 C 4.5 to 5.5 13 38 80 kω 4.5 to 5.5 130 300 Ω 4.5 to 5.5 0.1V DD V 4.5 to 5.5 10 pf No.7936-10/17

IIC Input/Output Conditions / Ta = -10 C to +70 C, VSS = 0V Parameter Symbol Standard High speed min max min max SCL Frequency fscl 0 100 0 400 khz BUS free time between stop to start tbuf 4.7-1.3 - µs HOLD time of start, restart condition thd ; STA 4.0-0.6 - µs L time of SCL tlow 4.7-1.3 - µs H time of SCL thigh 4.0-0.6 - µs Set-up time of restart condition tsu ; STA 4.7-0.6 - µs HOLD time of SDA thd ; DAT 0-0 0.9 µs Set-up time of SDA tsu ; DAT 250-100 - ns Rising time of SDA, SCL tr - 1000 20 + 0.1Cb 300 ns Falling time of SDA, SCL tf - 300 20 + 0.1Cb 300 ns Set-up time of stop condition tsu ; STO 4.0-0.6 - µs Refer to figure 7 Note : Cb : Total capacitance of all BUS (unit : pf) Pulse Input Conditions / Ta = -10 C to +70 C, VSS = 0V Parameter Symbol Pins Conditions High/low level pulse width Rising/falling time tpih(1) tpil(1) tpih(2) tpil(2) tpih(3) tpil(3) tpih(4) tpil(4) INT0, INT1 INT2/T0IN INT3/T0IN (1 tcyc is selected for noise rejection clock.) INT3/T0IN (16 tcyc is selected for noise rejection clock.) INT3/T0IN (64 tcyc is selected for noise rejection clock.) Interrupt acceptable Timer 0-countable Limits unit V DD [V] min typ max unit 4.5 to 5.5 1 Interrupt acceptable Timer 0-countable 4.5 to 5.5 2 Interrupt acceptable Timer 0-countable 4.5 to 5.5 32 Interrupt acceptable Timer 0-countable 4.5 to 5.5 128 tpil(5) RES Reset acceptable 4.5 to 5.5 200 tpih(6) tpil(6) tthl ttlh HS, VS Display position controllable (Note) The active edge of HS and VS must be apart at least 1 tcyc. Refer to figure 4. HS Refer to figure 4. AD Converter Characteristics / Ta = -10 C to +70 C, VSS = 0V Parameter Symbol Pins Conditions 4.5 to 5.5 3 tcyc 4.5 to 5.5 500 ns Limits V DD [V] min typ max unit Resolution N 6 bit Absolute precision ET (Note) ±1 LSB Conversion time tcad Vref selection to conversion finish Analog input voltage range Analog port input current VAIN 1-bit conversion time = 2 tcyc µs 1.69 µs V SS V DD V IAINH VAIN = V DD 1 IAINL AN4 to AN7 VAIN = V SS Note : Absolute precision does not include quantizing error (1/2LSB). 4.5 to 5.5-1 µa No.7936-11/17

Analog Mode RGB Characteristics / Ta = -10 C to +70 C, VSS = 0V Parameter Symbol Pins Conditions Limits V DD [V] min typ max unit Analog output R. G. B Low level output 0.45 0.5 0.55 voltage Analog output mode Intensity output 0.90 1.0 1.10 V 5.0 Hi level output 1.35 1.5 1.65 Time setting R. G. B 70% 10pf load 50 ns Sample Current Dissipation Characteristics / Ta = -10 C to +70 C, VSS = 0V The sample current dissipation characteristics are the measurement result of SANYO provided evaluation board when the recommended circuit parameters shown in the sample oscillation circuit characteristics are used externally. The currents through the output transistors and the pull-up MOS transistors are ignored. Parameter Symbol Pins Conditions Current dissipation during basic operation (Note 3) Current dissipation in HALT mode (Note 3) Current dissipation in HOLD mode (Note 3) IDDOP(1) V DD FmX tal = 32.768kHz X tal oscillation System clock : VCO VCO for OSD operating OSD is Digital mode Internal RC oscillation stops IDDOP(2) V DD FmX tal = 32.768kHz X tal oscillation System clock : VCO VCO for OSD operating OSD is Analog mode Internal RC oscillation stops IDDOP(3) V DD FmX tal = 32.768kHz X tal oscillation System clock : X tal (Instruction cycle time : 366.2µs) VCO for system VCO for OSD, internal RC oscillation stop Data slicer, AD converters stop IDDHALT(1) V DD HALT mode FmX tal = 32.768kHz X tal oscillation System clock : VCO VCO for OSD stops Internal RC oscillation stops IDDHALT(2) V DD HALT mode FmX tal = 32.768kHz X tal oscillation VCO for system stops VCO for OSD stops System clock : Internal RC IDDHALT(3) V DD HALT mode FmX tal = 32.768kHz X tal oscillation VCO for system stops VCO for OSD stops System clock : X tal (Instruction cycle time : 366.2µs) Limits V DD [V] min typ max unit 4.5 to 5.5 13 25 4.5 to 5.5 21 37 ma 4.5 to 5.5 50 300 µa 4.5 to 5.5 4 10 ma 4.5 to 5.5 300 1000 4.5 to 5.5 35 200 IDDHOLD V DD HOLD mode All oscillation stops. 4.5 to 5.5 0.05 20 µa Note 3 : The currents through the output transistors and the pull-up MOS transistors are ignored. µa No.7936-12/17

Recommended Oscillation Circuit and Sample Characteristics The sample oscillation circuit characteristics in the table below is based on the following conditions : Recommended circuit parameters are verified by an oscillator manufacturer using a SANYO provided oscillation evaluation board. Sample characteristics are the result of the evaluation with the recommended circuit parameters connected externally. Recommended oscillation circuit and sample characteristics (Ta = -10 to +70 C) Frequency Manufacturer Oscillator Recommended circuit parameters C1 C2 Rf Rd Operating supply voltage range Oscillation stabilizing time 32.768kHz Seiko Epson C-002RX 18pF 18pF OPEN 390kΩ 4.5 to 5.5V 1.00S 1.50S Notes : The oscillation stabilizing time period is the time until the VCO oscillation for the internal system becomes stable after the following conditions. (Refer to Figure 2.) 1. The VDD becomes higher than the minimum operating voltage after the power is supplied. 2. The HOLD mode is released. The sample oscillation circuit characteristics may differ applications. For further assistance, please contact with oscillator manufacturer with the following notes in your mind. Since the oscillation frequency precision is affected by wiring capacity of the application board, etc., adjust the oscillation frequency on the production board. The above oscillation frequency and the operating supply voltage range are based on the operating temperature of -10 C to +70 C. For the use with the temperature outside of the range herein, or in the applications requiring high reliability such as car products, please consult with oscillator manufacturer. When using the oscillator which is not shown in the sample oscillation circuit characteristics, please consult with SANYO sales personnel. Since the oscillation circuit characteristics are affected by the noise or wiring capacity because the circuit is designed with low gain in order to reduce the power dissipation, refer to the following notices. The distance between the clock I/O terminal (XT1 terminal XT2 terminal) and external parts should be as short as possible. The capacitors VSS should be allocated close to the microcontroller s GND terminal and be away from other GND. The signal lines with rapid state changes or with large current should be allocated away from the oscillation circuit. typ max Notes XT1 XT2 Rf Rd C1 X tal C2 Figure 1 Recommended oscillation circuit No.7936-13/17

Power supply VDD VDD limit 0V RES Reset time Internal RC resonator oscillation XT1, XT2 tmsvco VCO for system stable Operation mode Unfixed Reset Instruction execution mode <Reset time and oscillation stabilizing time> HOLD release Valid Internal RC resonator oscillation XT1, XT2 tmsvco VCO for system stable Operation mode HOLD Instruction execution mode <HOLD release signal and oscillation stabilizing time> Figure 2 Oscillation stabilizing time No.7936-14/17

tpil (1) to (5) tpih (1) to (4) Figure 3 Pulse input timing condition - 1 HS tpil(6) 0.75VDD 0.25VDD ttlh VS tpil(6) more than ±1tCYC Figure 4 Pulse input timing condition - 2 10kΩ LC863548A HS HS C536 Figure 5 Recommended Interface circuit No.7936-15/17

100Ω FILT + 1MΩ 2.2µF 33000pF - Figure 6 FILT recommended circuit Note : Place FILT parts on board as close to the microcontroller as possible. P S Sr P SDA tbuf thd ; STA tr tf thd ; STA tsp SCL tlow thd ; DAT thigh tsu ; DAT tsu ; STA tsu ; STO S : start condition tsp : Spike suppression Standard mode : not exist P : stop condition High speed mode : less than 50ns Sr : restart condition Figure 7 IIC timing I 1mA I I R 500Ω PAD Figure 8 R. G. B. analog output equivalent circuit No.7936-16/17

PS No.7936-17/17