A Simulation-Based Flow for Broadband GaN Power Amplifier Design

Similar documents
RF/Microwave Amplifier Design Using Harmonic Balance Simulation With Only S-parameter Data

Leveraging High-Accuracy Models to Achieve First Pass Success in Power Amplifier Design

NI AWR Design Environment Load-Pull Simulation Supports the Design of Wideband High-Efficiency Power Amplifiers

Load-Pull Analysis Using NI AWR Software

Design of Class F Power Amplifiers Using Cree GaN HEMTs and Microwave Office Software to Optimize Gain, Efficiency, and Stability

APPLICATION NOTE 052. A Design Flow for Rapid and Accurate Filter Prototyping

Using Enhanced Load-Pull Measurements for the Design of Base Station Power Amplifiers

Load Pull Validation of Large Signal Cree GaN Field Effect Transistor (FET) Model

A New Topology of Load Network for Class F RF Power Amplifiers

The Design of A 125W L-Band GaN Power Amplifier

Cardiff, CF24 3AA, Wales, UK

The New Load Pull Characterization Method for Microwave Power Amplifier Design

print close Chris Bean, AWR Group, NI

Microwave Office Application Note

Microwave Office Application Note

A 2 4 GHz Octave Bandwidth GaN HEMT Power Amplifier with High Efficiency

CHAPTER 4 LARGE SIGNAL S-PARAMETERS

Analyzing Device Behavior at the Current Generator Plane of an Envelope Tracking Power Amplifier in a High Efficiency Mode

Using Accurate Component Models to Achieve First-Pass Success in Filter Design

Silicon-Carbide High Efficiency 145 MHz Amplifier for Space Applications

ANALYSIS OF BROADBAND GAN SWITCH MODE CLASS-E POWER AMPLIFIER

DESIGN OF AN ULTRA-EFFICIENT GAN HIGH POWER AMPLIFIER FOR RADAR FRONT-ENDS USING ACTIVE HARMONIC LOAD-PULL

Today s wireless system

Vector-Receiver Load Pull Measurement

Design and simulation of Parallel circuit class E Power amplifier

Continuous Class-B/J Power Amplifier Using Nonlinear Embedding Technique

This article has been accepted and published on J-STAGE in advance of copyediting. Content is final as presented.

The wireless technology evolution

Development of Broadband Class E Power Amplifier for WBAN Applications

Design and Layout of a X-Band MMIC Power Amplifier in a Phemt Technology

Hot S 22 and Hot K-factor Measurements

Designing Next-Generation AESA Radar Part 2: Individual Antenna Design

LTE Small-Cell Base Station Antenna Matched for Maximum Efficiency

915 MHz Power Amplifier. EE172 Final Project. Michael Bella

High Power Two- Stage Class-AB/J Power Amplifier with High Gain and

0.5GHz - 1.5GHz Bandwidth 10W GaN HEMT RF Power Amplifier Design

Thales UK Designs GaN MMIC/Packaging for EU MAGNUS Program Using NI AWR Software

Design and Optimization of Lumped Element Hybrid Couplers

Using High Accuracy Models to Achieve First Pass Design Success - A Transmitter Case Study: Part 2, Power Amplifier Design

High Efficiency Classes of RF Amplifiers

1 GHz Current Mode Class-D Power Amplifier in Hybrid Technology Using GaN HEMTs

Broadband Baseband Impedance Control for Linearity Enhancement in Microwave Devices

Highly Linear GaN Class AB Power Amplifier Design

Evaluation of Package Properties for RF BJTs

AM036MX-QG-R 1 WATT, 2 GHz POWER AMPLIFIER

The following part numbers from this appnote are not recommended for new design. Please call sales

In modern wireless. A High-Efficiency Transmission-Line GaN HEMT Class E Power Amplifier CLASS E AMPLIFIER. design of a Class E wireless

Negative Input Resistance and Real-time Active Load-pull Measurements of a 2.5GHz Oscillator Using a LSNA

A Product Development Flow for 5G/LTE Envelope Tracking Power Amplifiers, Part 2

X-Parameters with Active and Hybrid Active Load Pull

Stuart Glynn Power Amplifier Design Engineer

Switching Behavior of Class-E Power Amplifier and Its Operation Above Maximum Frequency

Microwave and RF Engineering

The Design & Simulation of LNA for GHz Using AWR Microwave Office

DESIGN OF POWER-SCALABLE GALLIUM NITRIDE CLASS E POWER AMPLIFIERS

Design of Low Noise Amplifier Using Feedback and Balanced Technique for WLAN Application

RF Solid State Driver for Argonne Light Source

Design and Simulation of an ISM Band Antenna on PCB Technology

Methodology for MMIC Layout Design

An RF-input outphasing power amplifier with RF signal decomposition network

Expansion of class-j power amplifiers into inverse mode operation

Design of a 0.7~3.8GHz Wideband. Power Amplifier in 0.18-µm CMOS Process. Zhiyuan Li, Xiangning Fan

Design of a Broadband HEMT Mixer for UWB Applications

Transistor Device Optimization for RF Power Amplifier Employing Rapid Envelope Load-Pull System

Simulation of GaAs phemt Ultra-Wideband Low Noise Amplifier using Cascaded, Balanced and Feedback Amplifier Techniques

Physics of Amplifier Efficiency Earl McCune, CTO Eridan Communications

Application Note 5057

Politecnico di Torino. Porto Institutional Repository

Wide-Band Two-Stage GaAs LNA for Radio Astronomy

High Efficiency Class-F MMIC Power Amplifiers at Ku-Band

A NOVEL FORMULATION FOR DEFINING LINEARISING BASEBAND INJECTION SIGNALS OF RF POWER AMPLIFIER DEVICES UNDER ARBITRARY MODULATION

Uneven Doherty Amplifier Based on GaN HEMTs Characteristic

RF Power Amplifiers for Wireless Communications

Adaptive Second Harmonic Active Load For Pulsed-IV/RF Class-B Operation

Using a Linear Transistor Model for RF Amplifier Design

Application Note 1285

The Method of Measuring Large-Signal S-Parameters of High Power Transistor With Normal Condition

EE4101E: RF Communications. Low Noise Amplifier Design Using ADS (Report)

Design and Matching of a 60-GHz Printed Antenna

A 2.5-GHz GaN power amplifier design and modeling by circuit-electromagnetic co-simulation

Accurate Simulation of RF Designs Requires Consistent Modeling Techniques

Dual-band LNA Design for Wireless LAN Applications. 2.4 GHz LNA 5 GHz LNA Min Typ Max Min Typ Max

400 MHz to 4000 MHz ½ Watt RF Driver Amplifier ADL5324

Simulations of High Linearity and High Efficiency of Class B Power Amplifiers in GaN HEMT Technology

High-efficiency class E/F 3 power amplifiers with extended maximum operating frequency

A High Efficiency and Wideband Doherty Power Amplifier for 5G. Master s thesis in Wireless, Photonics and Space Engineering HALIL VOLKAN HUNERLI

A highly efficient 3.5 GHz inverse class-f GaN HEMT power amplifier

Keysight Technologies Nonlinear Vector Network Analyzer (NVNA) Breakthrough technology for nonlinear vector network analysis from 10 MHz to 67 GHz

Low Power RF Transceivers

UNDERSTANDING THE 3 LEVEL DOHERTY

Including the proper parasitics in a nonlinear

DESIGN OF AN S-BAND TWO-WAY INVERTED ASYM- METRICAL DOHERTY POWER AMPLIFIER FOR LONG TERM EVOLUTION APPLICATIONS

Homework Assignment 06

UNDERSTANDING NOISE PARAMETER MEASUREMENTS (AN )

EE432/532 Microwave Circuit Design II: Lab 1

This article describes the design of a multiband,

RF Circuit Synthesis for Physical Wireless Design

A Simulation Methodology for Wirebonds Interconnects of Radiofrequency Integrated Circuits

POWER-AMPLIFIER DESIGN USING NEGATIVE-IMAGE DEVICE MODELS

RF2334. Typical Applications. Final PA for Low Power Applications Broadband Test Equipment

Transcription:

Rubriken Application A Simulation-Based Flow for Broadband GaN Power Amplifier Design This application note demonstrates a simulation-based methodology for broadband power amplifier (PA) design using load-line, loadpull, and real-frequency synthesis techniques. Thanks to Ivan Boshnakov, ETL Systems Ltd., Malcolm Edwards, AWR Group, NI, and Larry Dunleavy and Isabella Delgado, Modelithics Inc. for their contributions to this application note Figure 1: Initial load-line analysis and harmonic impedance tuning. Left side is the schematic to bias and stabilize transistor and right is the IV curve simulation schematic. The design highlighted in this application note is a Class F amplifier created using the Qorvo 30 W gallium nitride (GaN) high electron mobility transistor (HEMT) T2G6003028-FL. Goals for this design included a minimum output power of 25 W, bandwidth of 1.8 to 2.2 GHz, and maximum power-added efficiency (PAE). The design procedure was performed using the Modelithics GaN HEMT nonlinear model for the Qorvo transistor in conjunction with NI AWR Design Environment, inclusive of Microwave Office circuit design software, Modelithics Microwave Global Models, and the AMPSA Amplifier Design Wizard (ADW). Design Overview The design for this PA began with measurements of the voltage and current at the drainsource intrinsic current generator within Microwave Office. The near optimum load line, terminating impedances at the fundamental frequency, and impedances at harmonic frequencies for a single-drive frequency were located for the required mode of operation. The impedance regions were then extracted using load-pull simulations. Using ADW with Microwave Office software, the real-frequency synthesis of the matching networks was quickly realized simultaneously for the fundamental and harmonic impedances across a wide bandwidth. These fully laid-out matching networks were then exported to Microwave Office software for the remainder of the design optimization, Figure 2: Final results of tuning with IV curves with dynamic load line superimposed 60 hf-praxis 8/2016

RF & Rubriken Wireless Figure 6: Load-pull simulation schematic Figure 3: Smith chart view of the fundamental and harmonic impedances of the output tuner nonlinear analysis, and electromagnetic (EM) simulation. Design Process To begin the design process, a schematic was created to bias and stabilize the transistor. Once the conditions required for stability and biasing were established, the initial load-line analysis and harmonic-impedance tuning could be performed, as shown in Figure 1. Initial Load-Line and Harmonic Impedance Tuning First, a line was drawn on top of the IV curves to approximate the near-optimum load line for the fundamental frequency (the maximum swing of the RF voltage and current before hard clipping occurs). A dynamic load line was defined using meters located within the model to monitor the intrinsic drain voltage and current and superimposed on the IV curves by the IV dynamic load line (DLL) measurement. It was then tuned to be a straight line and parallel to the drawn line. The tuning at a chosen frequency was performed by tuning the magnitude and phase of the output tuner impedances. At this stage, the harmonic balance (HB) simulation was limited to just a single harmonic the fundamental frequency. Additionally, the harmonic impedances of the output tuner and all the impedances of the input tuner were set to 50 ohms. The final results of this load-line tuning can be seen in Figure 2. Once the impedance of the fundamental frequency was determined, the second and the third harmonic impedances presented to the intrinsic drain were tuned according to the desired mode of operation. In the case of this application note, Class-F operation was desired, meaning that the second harmonic impedance was tuned to a short circuit and the third harmonic impedance was tuned to an open circuit, as shown in Figure 3. The fundamental impedance of the input tuner was then set to be a conjugate match to the S11 of the transistor and stability/bias network. This would provide the best match, and, therefore, maximum gain. The harmonic impedances of the input tuner were set to 50 ohms. Once all of the impedances were tuned, a final harmonic balance simulation (using three harmonics) was performed to confirm the design was in the desired mode of operation. Figures 4 and 5 show the classic shapes of a Class-F mode design. Load-Pull Impedance Extraction With the previously defined input and output impedances, load-pull simulations were performed to produce contours, first for maximum power (P max ) and Figure 4: Final dynamic load-line after harmonic impedance tuning Figure 5: Intrinsic voltage and current waveforms after harmonic impedance tuning hf-praxis 8/2016 61

Rubriken RF & Wireless Figure 7: The load-pull contours of the fundamental frequency for maximum power (blue) and drain efficiency (magenta) have been plotted in the same Smith chart. The green circle defines the region of mutually acceptable power and efficiency. then for maximum drain efficiency (DCRF). The same schematic was used for the load-pull simulations as for the initial tuning, except for the addition of an XDB control element (Figure 6). This provided contours that were not only at a constant power and efficiency, but also at a constant gain compression. Notice that the schematic is identical to that of Figure 1, however, the input and output impedances have been updated and the XDB component has been added. In Figure 7 the contours at the fundamental frequency for both maximum power and efficiency have been superimposed in order to define a region of compromise for mutually acceptable power and efficiency. In this case, an output power 1 db below the maximum and an efficiency five percent below the maximum was chosen. In the plot shown in Figure 7, a circle defining this region was placed by using an equation to define the acceptable area of the fundamental frequency impedance for the synthesis of the relatively broadband output network. In the next step, load-pull simulations for second and third harmonic frequencies were performed at the two impedances that provided the maximum power and maximum efficiency in the load-pull simulation of the fundamental frequency. The results Figure 8: Left plot of load-pull contours for the second harmonic frequency at the fundamental impedances for maximum power and drain efficiency. The acceptable region is below the drawn line. Right plot of load-pull contours for the third harmonic frequency at the fundamental impedances for maximum power and drain efficiency. The acceptable region is above the drawn line Figure 9: Left examples of the termination definition facilities in ADW. Right smith chart view of desired termination impedances (red, grey, pink, and blue) versus achieved impedances (green) Figure 10: Left initial hybrid microstrip / lumped-element output-matching network created in ADW. Right final output matching network after decoupling elements, optimization, and layout manipulation is complete 62 hf-praxis 8/2016

RF & Wireless Figure 11: Final layout for the Class-F amplifier design Figure 12: Final simulated performance for the Class-F amplifier design for both load-pull simulations at the second and third harmonic can be seen in Figure 8. For the simulation at the second harmonic frequency, the optimum maximum efficiency in both cases was the same and the contours were essentially the same. A line was drawn to bound the area with acceptable performance. In this case, the acceptable region was below the line. For the simulation at the third harmonic frequency, the optimum maximum efficiency was again the same in both cases, however, the contours differed somewhat. Fortunately, the effect of varying the third harmonic impedance was small and an acceptable region was easily defined above the drawn line. The described impedance extraction process was performed for a few frequencies across the desired bandwidth. In the case of this application note, simulations for 1.8, 2, and 2.2 GHz were sufficient. It is important to note that this was a streamlined method of extracting the fundamental and harmonic impedances that relied on access to the voltage and current across the intrinsic generator. Access to the intrinsic device nodes enabled a near optimum tuning of the fundamental load line (impedance) and allowed for fixing the harmonics impedances for a particular mode of operation at the outset of the design. This capability, along with model availability, greatly sped up the design process by reducing iterative tuning between fundamental and harmonic load impedances. If the transistor model was a black box or the intrinsic access was not used, the load-pull impedance extractions would need to be performed for far more iterations. First, load pull for the fundamental frequency would have to be performed with the harmonics set to 50 ohms. Then, Figure 13: Simulated intrinsic device channel voltage and current wave forms at 1.8 GHz (top), 2 GHz (center), and 2.2 GHz (bottom) the load pull would have to be performed for harmonic loads and then with the newly found harmonic impedances. For the highest performance, load-pull analysis/optimization at the fundamental frequency would again need to be repeated. hf-praxis 8/2016 63

RF & Wireless Figure 14: Assembled Class-F amplifier design Figure 15: Simulated versus measured output power (red), PAE (blue), and S21 (green). Lines show simulated performance; symbols show measured data More iteration would be needed for the harmonics, and at that point one might want to stop the iterations. The issue with this approach, other than the number of iterations required, is the uncertainty that optimum loads have actually been defined, and nothing would be known of mode of operation. Matching Network Synthesis Once all impedances were determined, ADW was used to synthesize the broadband matching networks. The required fundamental and harmonics impedance areas across the desired bandwidth were defined in the corresponding facilities of ADW, shown in Figure 9. The fundamental impedance areas for each frequency are circles on the Smith chart. The harmonic impedance areas are sections of the Smith chart. Based on the impedances input into ADW, an initial hybrid microstrip/lumped-component output-matching network was synthesized (left image in Figure 10). The initial design was then exported into ADW s analysis facility for the addition of all decoupling components, optimization, and layout manipulation. The final output-matching network design can be seen on the right in Figure 10. The same process was performed for the input matching network and both designs were exported to Microwave Office software to finalize the design. Figure 16: Simulated versus measured small signal S-Parameters Figure 17: Simulated versus measured output power (left) and PAE (right) Finalizing the Design Once the matching networks were in Microwave Office, Modelithics models were substituted for the surface-mount lumped-element models used in ADW. Final linear, HB, EM, and DC simulations were then performed in Microwave Office to fine tune the design. The described design process typically eliminates the need for optimization. The final layout and design performance can be seen in Figures 11 and 12, respectively. Figure 13 shows the simulated intrinsic device channel voltage and current waveforms at 1.8, 2, and 2.2 GHz. It can be seen that the mode of operation of the final 64 hf-praxis 8/2016

RF & Wireless Figure 18: Results of a preliminary yield analysis showing the effect of part value tolerances on PAE. Performed with five percent tolerance on all capacitors in the output matching network design is very close to Class-F across the required bandwidth. It could be claimed that the described method of design achieves an extended continuous Class-F mode of operation [1]. Measurement Results The Class-F power amplifier design presented in the design was built and tested. An image of the assembled amplifier can be seen in Figure 14. The measured results in Figures 15 to 18 are presented without any tuning. As evidenced by these figures, excellent measurement to simulation agreement was achieved without any on-thebench tuning. Although there was a small difference in simulated versus measured output power, this was to be expected, as in reality there would be slightly more losses in each element, the transistor would heat up, and the models of the transistor and any other component could not be perfect. However, the difference in PAE was somewhat more substantial. In an attempt to resolve this discrepancy, a preliminary yield analysis was performed on capacitor part values in the output matching network (Figure 18). All capacitors were assigned a five percent tolerance. It was perceived from the yield analysis that some initial tuning could reduce, if not eliminate, the discrepancy in PAE. Conclusion This application note presented a streamlined practical design method for broadband highefficiency RF power amplifiers. Using Microwave Office circuit design software and Modelithics transistor models with access to the reference planes at the intrinsic generator enabled a new approach in which the fundamental and harmonics impedances presented to the intrinsic current generator were pre- tuned before performing load-pull simulations. This shortened the process of extracting the fundamental and harmonic impedances to obtain the desired performance. The efficiency and creativity of the design process was also improved by using the ADW tool available in Microwave Office, which provided many levels of automation to reduce the amount of time required to create and manipulate the schematics and layouts. References Vincenzo Carrubba, Alan. L. Clarke, Muhammad Akmal, Jonathan Lees, Johannes Benedikt, Paul J. Tasker and Steve C. Cripps, On the Extension of the Continuous Class-F Mode Power Amplifier, IEEE Trans. Microw. Theory Tech., vol. 59, no. 5, pp. 1294-1303, May 2011 National Instruments www.ni.com hf-praxis 8/2016 65