13607CP 13 GHz Latched Comparator Data Sheet

Similar documents
13700DF 13 Gbps D Flip-Flop Data Sheet

1385DX 12.5 Gbps 1:8 Demultiplexer with Latched Comparator Input Data Sheet

v Gbps, FAST RISE TIME D-TYPE FLIP-FLOP w/ PROGRAMMABLE OUTPUT VOLTAGE & POSITIVE SUPPLY Features

Dual-Rate Fibre Channel Limiting Amplifier

HMC853LC3. High Speed Logic - SMT. 28 Gbps, D-TYPE FLIP-FLOP. Typical Applications. Features. Functional Diagram. General Description

LVDS/Anything-to-LVPECL/LVDS Dual Translator

Features. Applications. Markets

SY89854U. General Description. Features. Typical Applications. Applications

ULTRA PRECISION 8:1 MUX WITH INTERNAL TERMINATION AND 1:2 CML FANOUT BUFFER

TEL: FAX: Electrical Specifications, (continued) Parameter Conditions Min. Typ. Max Units Output Low Voltage 2 V Output Rise /

OBSOLETE HMC706LC3C HIGH SPEED LOGIC - SMT. 13 Gbps, NRZ-to-RZ CONVERTER +3.3V SUPPLY. Features. Typical Applications. Functional Diagram

Dual 1:5 Differential LVPECL/LVECL/HSTL Clock and Data Drivers

Features. Applications. Markets

SY58608U. General Description. Features. Functional Block Diagram

Features. Applications. Markets

HMC723LP3E HIGH SPEED LOGIC - SMT. 13 Gbps, FAST RISE TIME D-TYPE FLIP-FLOP w/ PROGRAMMABLE OUTPUT VOLTAGE. Typical Applications.

HMC721LP3E v Gbps, FAST RISE TIME XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

Features. Applications. Markets

SY84403BL. General Description. Features. Applications. Typical Performance. Markets

ECL/PECL Dual Differential 2:1 Multiplexer

1Gsps Dual-Stage Differential Track-and-Hold TH721

MAX9177EUB -40 C to +85 C 10 µmax IN0+ INO- GND. Maxim Integrated Products 1

HMC850LC3. High Speed Logic - SMT. Features. Typical Applications. Functional Diagram. General Description

HMC940LC4B. 13 Gbps, 1:4 FANOUT BUFFER w/ PROGRAMMABLE OUTPUT VOLTAGE. Typical Applications. Features. Functional Diagram. General Description

HMC749LC3C HIGH SPEED LOGIC - SMT. Typical Applications. Features. Functional Diagram. General Description

OBSOLETE. Ultrahigh Speed Window Comparator with Latch AD1317

HMC729LC3C HIGH SPEED LOGIC - SMT. 26 GHz, T-FLIP-FLOP w/ RESET. Typical Applications. Features. Functional Diagram. General Description

SY55859L. General Description. Features. Applications. 3.3V, 3.2Gbps Dual 2X2 Crosspoint Switch

HMC744LC3 HIGH SPEED DIGITAL LOGIC - SMT. Typical Applications. Features. General Description. Functional Diagram

HMC728LC3C HIGH SPEED LOGIC - SMT. Typical Applications. Features. Functional Diagram. General Description

Features. Applications

PART. Maxim Integrated Products 1

SY89540U. General Description. Features. Typical Performance. Applications. Precision Low Jitter 4x4 LVDS Crosspoint Switch with Internal Termination

Features. Applications. Markets

Features. For price, delivery and to place orders: Hittite Microwave Corporation, 20 Alpha Road, Chelmsford, MA 01824

ULTRA PRECISION 4 4 CML SWITCH WITH INTERNAL I/O TERMINATION

Single LVDS/Anything-to-LVPECL Translator

ULTRA PRECISION 4 4 CML SWITCH WITH INTERNAL I/O TERMINATION

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

Features. Parameter Conditions Min. Typ. Max Units

Features. Applications

NE/SA5234 Matched quad high-performance low-voltage operational amplifier

SY89838U. General Description. Features. Applications. Markets. Precision 1:8 LVDS Clock Fanout Buffer with 2:1 Runt Pulse Eliminator Input MUX

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

SY88953L. 3.3V 10.7Gbps CML LIMITING POST AMPLIFIER W/ TTL SD AND /SD SY88953L DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATIONS CIRCUIT

SY58016L. Features. General Description. Applications. Package/Ordering Information. Pin Description

Features. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

NOT RECOMMENDED FOR NEW DESIGNS

7GHz, 1:2 CML FANOUT BUFFER/TRANSLATOR WITH INTERNAL I/O TERMINATION

SY89540U. General Description. Features. Typical Performance. Applications. Precision Low Jitter 4x4 LVDS Crosspoint Switch with Internal Termination

ULTRA PRECISION DIFFERENTIAL CML 4:1 MUX WITH 1:2 FANOUT AND INTERNAL I/O TERMINATION

Features. Applications. Markets

3.3V/5V PECL/ECL 3GHz DUAL DIFFERENTIAL 2:1 MULTIPLEXER

LVDS or LVTTL/LVCMOS Input to 14 LVTTL/LVCMOS Output Clock Driver

PRECISION 1:8 LVPECL FANOUT BUFFER WITH 2:1 RUNT PULSE ELIMINATOR INPUT MUX

15 MHz, Rail-to-Rail, Dual Operational Amplifier OP262-EP

TOP VIEW MAX9111 MAX9111

Dual-Rate Fibre Channel Repeaters

Ultrafast Comparators AD96685/AD96687

Features. Applications. Markets

TOP VIEW. Maxim Integrated Products 1

NOT RECOMMENDED FOR NEW DESIGNS. 3.3V/5V 3GHz PECL/ECL 2:1 MULTIPLEXER

8-Bit, 100 MSPS 3V A/D Converter AD9283S

ULTRA-PRECISION DIFFERENTIAL LVPECL 2:1 MUX with INTERNAL TERMINATION

SY88993AL. Features. General Description. Applications. Markets. 3.3V 3.2Gbps High-Speed Limiting Post Amplifier with High Input Sensitivity

High-Speed Data Communication LA302Z 10 GHz Differential Limiting Amplifier 16-pin Plastic QFN Package

TEL: FAX: Electrical Specifications, (continued) Parameter Conditions Min. Typ. Max Units Output Rise / Fall Time Differential,

Ultrafast TTL Comparators AD9696/AD9698

ULTRA-PRECISION DIFFERENTIAL CML 2:1 MUX with INTERNAL I/O TERMINATION

ULTRA PRECISION 8:1 MUX WITH INTERNAL TERMINATION AND 1:2 400mV LVPECL FANOUT BUFFER

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

SY89847U. General Description. Functional Block Diagram. Applications. Markets

PCKV MHz differential 1:10 clock driver

Features. Applications. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

LB4310. Dual Op Amp And Voltage Reference. General Description. Features. Applications. LB4310 Rev of /02/03.

Features. Applications. Markets

available options TA PACKAGED DEVICE FEATURES 40 C to 85 C ONET2501PARGT 2.5-Gbps limiting amplifier with LOS and RSSI

SY89297U. General Description. Features. Applications. Markets. 2.5/3.3V, 3.2Gbps Precision CML Dual-Channel Programmable Delay

SY88149HL. Features. General Description. Applications. Markets. 3.3V 1.25Gbps Burst-Mode Limiting Amplifier with Ultra-Fast Signal Assert Timing

Features. Applications. Markets

IXYS IXI848A. High-Side Current Monitor. General Description. Features: Applications: Ordering Information. General Application Circuit

Features. Applications. Markets

SY56216R. General Description. Features. Applications. Functional Block Diagram. Markets

Features. Applications. Markets

MAX3942 PWC+ PWC- MODSET. 2kΩ + V MODSET - L1 AND L2 ARE HIGH-FREQUENCY FERRITE BEADS REPRESENTS A CONTROLLED-IMPEDANCE TRANSMISSION LINE.

5.5GHz 1:4 FANOUT BUFFER/ TRANSLATOR w/400mv LVPECL OUTPUTS AND INTERNAL INPUT TERMINATION. Precision Edge SY58022U FEATURES DESCRIPTION APPLICATIONS

Features. Applications. Markets

TSV611, TSV611A, TSV612, TSV612A

HMC959LC3 HIGH SPEED LOGIC - SMT. 26 GHz, DIVIDE-BY-4 WITH RESET & PROGRAMMABLE OUTPUT VOLTAGE. Typical Applications. Features. Functional Diagram

NOT RECOMMENDED FOR NEW DESIGNS. Features. Applications. Markets

Features. Applications. Markets

4GHz, 1:4 LVPECL FANOUT BUFFER/ TRANSLATOR WITH INTERNAL TERMINATION

IDT9170B CLOCK SYNCHRONIZER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

HMC722LP3E HIGH SPEED LOGIC - SMT. 13 Gbps, FAST RISE TIME AND/NAND/OR/NOR GATE, w/ PROGRAMMABLE OUTPUT VOLTAGE. Typical Applications.

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

5V/3.3V 2.5Gbps LASER DIODE DRIVER

NOT RECOMMENDED FOR NEW DESIGNS

Features. Applications

SY89850U. General Description. Features. Typical Application. Applications. Markets

Four-Channel Sample-and-Hold Amplifier AD684

Transcription:

13607CP 13 GHz Latched Comparator Data Sheet Applications Broadband test and measurement equipment High speed line receivers and signal regeneration Oscilloscope and logic analyzer front ends Threshold and/or peak detectors Window comparators High speed triggers Mono-bit receivers Digital Phase and Frequency Detection Features Supports clock rates up to 13 GHz Hysteresis <5 mv Propagation delay (Clk-to-Q): 65 ps typ. Output amplitude 1.2 Vpp differential Low power consumption: 550 mw typ. Supports single-ended and differential operation Fast rise and fall times: 15 ps typ. Single +3.3 V power supply Deterministic Jitter: 2.0 ps p-p typ. Available in plastic QFN package Random Jitter 60 fs RMS typ. Evaluation board available Description The 13607CP is an exceptionally fast latched voltage comparator with very low thermal hysteresis that operates with clock rates from DC to 13 GHz. The part is nominally positive-edge triggered; however, by reversing the positive and negative clock connections, a negative-edge triggered application can be accommodated. All differential analog inputs and differential clock inputs are DC coupled on-chip and terminated with resistors to V CC. The differential data outputs should be terminated off chip with 50 Ω resistors to V CC. The 13607CP operates from a single +3.3 V power supply and is available in a 3 X 3 mm, plastic, QFN package. The packaged part is also available on an evaluation board with SMA connectors. For customers requiring a comparator that operates from a -3.3 V power supply Inphi offers the 13606CP. Block Diagram VCC IN+ IN- In Out 25706CP 13607CP Latch Clk In OUTp OUTn CLKINp CLKINn GND 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 1 of 11

Absolute Maximum Ratings Stresses beyond those listed here may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Operating Conditions and Electrical Specifications of this datasheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Parameter Symbol Conditions Min Max Unit Power Supply Voltage V CC 10 sec. stress time 0.5 +3.9 V Analog and Clock Input Signals IN+, IN-, CLKIN 10 sec. stress time V CC 4.0 V CC +1.0 V Output Signals DOUT 10 sec. stress time V CC 3.0 V CC +1.0 V Junction Temperature Die T J --- +175 C Case Temperature Package Paddle T C --- +125 C Shipping/Storage Temperature T STORE --- +125 C Humidity RH 0 100 % V CC, GND >500 --- V ESD protection (HBM) 1 Notes: 1 As per JESD22-A114-B. V ESD Outputs >200 --- V Clock & analog inputs >500 --- V Operating Conditions Important Note: Unused I/O should be terminated with 50 Ω to V CC for all specifications to be met. Parameter Symbol Conditions Min Typ Max Unit Power Supply Voltage V CC ± 5% Tolerance +3.135 +3.300 +3.465 V Power Supply Current I CC --- 167 255 ma On-Chip Power Dissipation P D --- 550 800 mw Operating Temperature (Junction) Die T J +15 --- +125 C Operating Temperature (Case) Package T C Bottom of Paddle 5 --- +85 C Thermal Resistance junction to paddle R JC (θ JC ) Bottom of paddle --- 51 --- C/W 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 2 of 11

DC Electrical Specifications! WARNING To prevent damage to the part: DC power must be turned off prior to connecting or disconnecting any cables. Electrical specifications guaranteed when the part is operated within the specified operating conditions Parameter Symbol Conditions Min Typ Max Unit Analog Input Specification Input High Level V IH V CC referenced V CC -0.5 --- V CC +0.3 V Input Low Level V IL V CC referenced V CC -0.8 --- V CC V Input Amplitude 1 VIN pp Differential peak-to-peak --- --- 1200 Single ended peak-to-peak --- --- 1000 Input Offset Voltage 2 V OS --- ±1.5 ±6.0 mv mvpp V OS Temperature Coefficient ΔV OS /ΔT --- 3.0 --- μv/ C DC Input Resistance R IN Input to V CC 55 62.5 70 Ω Hysteresis (DC) Clock Input Specification Measured with DC input and 100 MHz clock 5.0 6.0 mv Input High Level V IH V CC referenced V CC 0.5 --- V CC +0.5 V Input Low Level V IL V CC referenced V CC 0.8 --- V CC V Input Amplitude 1,3 (Important: See note #3) VCLK pp Differential peak-to-peak 300 --- 1200 Single ended peak-to-peak 200 --- 1000 DC Input Resistance R CLKIN Input to V CC 45 50 55 Ω Data Output Specification 4 mvpp Data Output Amplitude D OUT Differential peak-to-peak 1000 1250 1400 mvpp Output High Voltage V OH DC coupled, V CC referenced V CC -85 V CC -55 V CC mv Output Common Mode V OCM DC coupled, V CC referenced V CC -425 V CC -360 V CC -300 Output Eye Cross V OEC Single-ended measurement 40 50 60 % DC Output Resistance R OUT Output to V CC 59 65 71 Ω Notes: 1 Analog and clock input amplitudes <300 mvpp may cause part to fail the following AC electrical specifications: Clock Phase Margin, Deterministic Jitter, Random Jitter, Clock to Data Output Delay. 2 Typical refers to variance or 1-sigma value. Expectation value is 0 mv. 3 For optimum performance in the frequency range of 10.5 GHz to 12.5 GHz, the clock input amplitude should be reduced. Decision accuracy may be degraded and the output data eye may be distorted for clock amplitudes greater than 300 mvpp (single-ended) or 600 mvpp (differential). It is left to the customer to determine the best amplitude for optimum system operation. 4 Outputs are CML and, when direct coupled, must be DC terminated with 50 Ω to V CC. When AC-coupled, no external DC termination is required. Furthermore, the output high and common mode levels are not applicable. mv 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 3 of 11

AC Electrical Specifications! WARNING To prevent damage to the part: DC power must be turned off prior to connecting or disconnecting any cables. Electrical specifications guaranteed when the part is operated within the specified operating conditions Analog Input Specification Parameter Symbol Conditions Min Typ Max Unit Input Analog Bandwidth BW IN 400 mvpp single-ended sine wave --- 23 --- GHz Input Return Loss 1 RL IN 0 to 13 GHz 14 --- --- db Thermal Hysteresis 2 Clock Input Specification V THYS Soak time = 0.01 μs --- 2 --- Soak time = 1 μs --- 12 --- Soak time = 100 μs --- 16 --- Maximum Clock Frequency f MAX 13 --- --- GHz Minimum Clock Slew Rate 3 S MIN At CLKIN zero crossing --- --- 1.0 V/ns Clock Input Return Loss 4 RL CLK 0 to 13 GHz 14 --- --- db Clock Phase Margin CPM at 12.5 GHz 330 --- --- deg Data Output Specification Output Rise/Fall Time t r /t f 20 80% --- 15 18 ps Output Return Loss 5 RL OUT 0 to 11 GHz 13 --- --- db 11 to 13 GHz 9 --- --- db Added Deterministic Jitter 6,7 J D Peak-to-peak --- 2.0 4.0 ps Random Jitter 6,7 J R RMS at 10 GHz --- 60 120 fs Clock to Data Output Delay 6 t Q QFN Package 50 65 80 ps Notes: 1 The Analog inputs are designed to be a broadband impedance match to 50 Ω and are DC terminated, on chip, with a 63 Ω resistor to V CC. Refer to the 13607CP application note and the HSL IO AN application note for various I/O interconnection and termination methods. 2 See Hysteresis Specification section. 3 Minimum Clock Slew Rate specification ensures sufficiently fast clock edge rates on sine wave clock signals to maintain given specifications. This device will operate with lower slew rates, though some performance specifications may be degraded. 4 The Clock inputs are designed to be a broadband impedance match to 50 Ω and are DC terminated with a 70 Ω resistor to V CC. Refer to the 13607CP application note and the HSL IO AN application note for various I/O interconnection and termination methods. 5 The data outputs are designed to be a broadband impedance match to 50 Ω and are DC back-terminated with a 62 Ω resistor to V CC. Refer to the 13607CP application note and the HSL IO AN application note for various I/O interconnection and termination methods. 6 Valid when clock to data phase is near center of CPM window. t Q specifications are not fully characterized. 7 It should be noted that the random and deterministic jitter of Inphi's high-speed logic parts are "in the noise" of standard oscilloscope measurement technique. The deterministic jitter (J D ) specified above is the measured peak-to-peak total jitter, using a 2 7-1 PRBS data pattern, less the measured source peak-to-peak total jitter. The random jitter (J R ) is based on phase noise measurements. mv 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 4 of 11

Timing Diagram Input and Output Equivalent Circuits 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 5 of 11

Typical DC Operating Characteristics Output Amplitude (OutP, single-ended) vs. Supply with Temperature as parameter VOUTp VOH vs. Supply with Temperature as parameter OutP Amplitude (V) 0.69 0.67 0.65 0.63 0.61 0.59 VOUTp VOH (mv) -52-54 -56-58 -60 0.57-62 0.55 Figure 1. Output amplitude (Vpp) vs. V CC and temperature. Source is 12.5 Gbps 2 7-1 PRBS pattern. VOUTp Common Mode Voltage (mv) -356-358 -360-362 -364-366 -368-370 -372-374 VOUTp Common Mode Voltage vs. Supply with Temperature as parameter -376 Figure 3. Output common mode voltage (below V CC ) vs. V CC and temperature, 12.5 Gbps 2 7-1 PRBS pattern. -64 Figure 2. Output high voltage level (below V CC ) vs. V CC and temperature. Source is 12.5 Gbps 2 7-1 PRBS pattern. Eye Crossing (OutP) (%) 60.0 55.0 50.0 45.0 Eye Crossing (OutP) vs. Supply with Temperature as parameter 40.0 Figure 4. Output data eye crossing vs. V CC and temperature. Source is 12.5 Gbps 2 7-1 PRBS pattern. Power Dissipation (W) 0.75 0.70 0.65 0.60 0.55 0.50 Power Dissipation vs. Supply with Temperature as parameter 0.45 0.40 Figure 5. Power dissipation (W) vs. V CC and temperature. 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 6 of 11

Typical AC Operating Characteristics Gain vs. Frequency of CP in QFN 5.0 Gain (db) 0.0-5.0 Nominal Pin -4 dbm Figure 6. Output data eye. Source is 12.5 Gbps 2 7 1 PRBS pattern. -10.0 1 10 100 Freq (GHz) Figure 7. 3 db Bandwidth. Source is sine wave with Pin = -4 dbm (~400 mvpp) single-ended. Peak-to-Peak Jitter (ps) 3.5 3.0 2.5 2.0 1.5 Peak-to-Peak Jitter (OutP, 2^7-1 patt.) vs. Supply with Temperature as parameter 1.0 Figure 8. Output peak-to-peak jitter vs. V CC and temperature. Measurement includes total peak-topeak jitter of source and test equipment. Random Jitter (RMS in fs) 220 215 210 205 200 195 190 Random Jitter (outp) vs. Supply with Temp. as parameter 185 Figure 9. Output random jitter vs. V CC and temperature. Measurement includes random jitter of source and test equipment. Rise Time (OutP) (ps) 17.0 16.5 16.0 15.5 15.0 14.5 Rise Time (OutP) vs. Supply with Temperature as parameter 14.0 Figure 10. Output rise time (ps) vs. V CC and temperature. Source is 12.5 Gbps 2 7-1 PRBS pattern. Phase Margin (degrees) 330 328 326 324 322 320 318 316 314 312 Phase Margin vs. Supply with Temperature as parameter 310 Figure 11. Analog input to clock input phase margin (degrees) vs. V CC and temperature. Source is 12.5 Gbps 2 7-1 PRBS pattern. 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 7 of 11

Typical Hysteresis Characteristics Delta Vout (V) Delta V OUT versus Delta V IN 0.8-5 C 0.6 25 C 0.4 55 C 85 C 0.2 0.0-10 -0.2-5 0 5 10-0.4-0.6-0.8 Delta Vin (mv) Figure 12. Typical analog input (IN+) DC hysteresis on the 13606CP. For this measurement, the offset voltage was calculated from the swept data by taking the average of the threshold for the positive and negative sweep. The difference between the thresholds is the hysteresis. Hysteresis versus Soak Time Data Hysteresis (mv) 20.00 18.00 16.00 14.00 12.00 10.00 8.00 6.00 4.00 2.00 0.00 (μs) 0.001 0.01 0.1 1 10 100 (Mbps) 1000 100 10 1 0.1 0.01 Data Soak Figure 13. Analog input (IN+) thermal hysteresis on the 13606CP is shown as a function of input soak time in μs (and equivalent data rate in Mb/s). Input used was a 1010 square wave pattern at varying data rates. Clock frequency set to 1 GHz. 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 8 of 11

S-Parameter Characteristics 0 13606CP S11 of IN+ on Three Devices -10 S11 (db) -20-30 -40-50 -60 SN1 IN+ SN3 IN+ SN5 IN+ IN+/- Spec 0 5 10 15 20 25 30 Frequency (GHz) Figure 14. Input Return Loss under typical V CC and temperature conditions 0 13606CP S11 of CLKINp on Three Devices -10 S11 (db) -20-30 -40-50 -60 SN1 CLKINp SN3 CLKINp SN5 CLKINp CLKINp/n Spec 0 5 10 15 20 25 30 Frequency (GHz) Figure 15. CLKINp/n Input Return Loss under typical V CC and temperature conditions 0 13606CP S22 of Three Devices -10 db -20-30 -40-50 SN1 DOUTn Low SN3 DOUTn Low SN5 DOUTn Low SN1 DOUTp High SN3 DOUTp High SN5 DOUTp High ORL Spec 0 5 10 15 20 25 30 GHz Figure 16. Output Return Loss under typical V CC and temperature conditions 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 9 of 11

QFN Package Outline Drawing and Pin Assignment Name Pin Description Function IN- 2 Inverting analog input. Internally terminated 65 Ω to V CC. Input IN+ 3 CLKINp 6 CLKINn 7 DOUTp 11 DOUTn 10 GND 1, 4, 5, 8, 9, 12, 14, Paddle Non-inverting analog input. Internally terminated 65 Ω to V CC. Non-inverting clock input. Analog input is latched on the rising edge of this input signal. Internally terminated 50 Ω to V CC. Inverting clock input. Analog input is latched on the falling edge of this input signal. Internally terminated 50 Ω to V CC. Non-inverting data output. Back terminated 60 Ω to V CC. Terminate to 50 Ω to V CC (see note below). Inverting data output. Back terminated 60 Ω to V CC. Terminate to 50 Ω to V CC (see note below). Ground Input Input Input Output Output Supply V CC 13, 15, 16 Power Supply: Connect to +3.3 V Supply Note: for additional information on interconnecting and terminating these I/O see the product application note or the general HSL IO AN application note. 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 10 of 11

Order Information Part No. 13607CP-S01QFN 13607CP-S01QFN-EVB Description 13 GHz Latched Comparator (+3.3 V Supply) in QFN Package 13 GHz Latched Comparator (+3.3 V Supply) in QFN Package on an Evaluation Board with SMA Connectors Contact Information Inphi Corporation 2393 Townsgate Road, Suite 101 Westlake Village, CA 91361 Phone: (805) 446-5100 Fax: (805) 446-5189 E-mail: products@inphi-corp.com Visit us on the Internet at: http://www.inphi-corp.com For each customer application, customer s technical experts must validate all parameters. Inphi Corporation reserves the right to change product specifications contained herein without prior notice. No liability is assumed as a result of the use or application of this product. No circuit patent licenses are implied. Contact Inphi Corporation s marketing department for the latest information regarding this product. Qualification Notification The 13607CP is fully qualified. Please contact Inphi for the qualification report. Inphi Corporation will honor the full warranty as outlined in Section 5 of Inphi s Standard Customer Purchase Order Terms and Conditions. Version Updates: Version 1.0 (dated 2008-03-18): Initial Release. 2008-03-18 13607CP_DS_Ver1.0 Inphi Proprietary Page 11 of 11