EVERSPIN s New 2mm Exposed Pad DFN Package Meets Both SOIC-8 and DFN8 PCB Layouts

Similar documents
ARCHIVE INFORMATION. PCS Band RF Linear LDMOS Amplifier MHL Freescale Semiconductor. Technical Data MHL Rev. 4, 1/2005

ARCHIVE INFORMATION. Cellular Band RF Linear LDMOS Amplifier MHL9318. Freescale Semiconductor. Technical Data MHL9318. Rev.

ARCHIVE INFORMATION. Cellular Band RF Linear LDMOS Amplifier MHL9236MN. Freescale Semiconductor. Technical Data

ARCHIVE INFORMATION. Cellular Band RF Linear LDMOS Amplifier MHL9838. Freescale Semiconductor. Technical Data MHL9838. Rev.

Is Now Part of To learn more about ON Semiconductor, please visit our website at

1 Block HV2 LDMOS Device Number of fingers: 56, Periphery: 5.04 mm Frequency: 1 GHz, V DS. =26 v & I DS

AND8285/D. NCP1521B Adjustable Output Voltage Step Down Converter Simulation Procedure SIMULATION NOTE

Low Voltage 1:18 Clock Distribution Chip

PCS2P2309/D. 3.3V 1:9 Clock Buffer. Functional Description. Features. Block Diagram

Low Capacitance Transient Voltage Suppressors / ESD Protectors CM QG/D. Features

Parameter Symbol Conditions Ratings Unit

Single stage LNA for GPS Using the MCH4009 Application Note

RF LDMOS Wideband 2-Stage Power Amplifiers

NTNUS3171PZ. Small Signal MOSFET. 20 V, 200 ma, Single P Channel, 1.0 x 0.6 mm SOT 1123 Package

PZTA92T1. High Voltage Transistor. PNP Silicon SOT 223 PACKAGE PNP SILICON HIGH VOLTAGE TRANSISTOR SURFACE MOUNT

Model-Based Design Toolbox

434MHz LNA for RKE Using the 2SC5245A Application Note

Characteristic Symbol Value Unit Thermal Resistance, Junction-to-Case R θjc 6 C/W

PIN Diode Dual series Pin Diode for VHF, UHF and AGC 50V, 50mA, rs=max 4.5Ω, MCP

P2I2305NZ. 3.3V 1:5 Clock Buffer

Is Now Part of To learn more about ON Semiconductor, please visit our website at

SMA3107. MMIC Amplifier, 3V, 6mA, 0.1 to 2.8GHz, MCPH6. Features. Specifications

P10V45SP. PFC Device Corporation. 10A 45V MOS Schottky Rectifier TO-277 P10V45SP. Major ratings and characteristics. Features. Typical Applications

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package U.L U.L U.L. 5 (2.5) U.L.

SMA3109. MMIC Amplifier, 3V, 16mA, 0.1 to 3.6GHz, MCPH6. Features. Specifications. Low current. : ICC=16mA typ. Absolute Maximum Ratings at Ta=25 C

CMOS Micro-Power Comparator plus Voltage Follower

NVLJD4007NZTBG. Small Signal MOSFET. 30 V, 245 ma, Dual, N Channel, Gate ESD Protection, 2x2 WDFN Package

RF Power Field Effect Transistors N-Channel Enhancement-Mode Lateral MOSFETs


PCS2I2309NZ. 3.3 V 1:9 Clock Buffer

SMA3117. MMIC Amplifiler, 5V, 22.7mA, 0.1 to 3GHz, MCPH6. Features. Specifications

NTNS3164NZT5G. Small Signal MOSFET. 20 V, 361 ma, Single N Channel, SOT 883 (XDFN3) 1.0 x 0.6 x 0.4 mm Package

MM74HC14 Hex Inverting Schmitt Trigger

NUD4700. LED Shunt. Features. Typical Applications MARKING DIAGRAM PIN FUNCTION DESCRIPTION ORDERING INFORMATION.

1 A Constant-Current LED Driver with PWM Dimming

MM74HC04 Hex Inverter

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

CMPWR ma SmartOR Regulator with V AUX Switch

General Description. Applications. Power management Load switch Q2 3 5 Q1

Is Now Part of To learn more about ON Semiconductor, please visit our website at

N-Channel Logic Level MOSFET

Gallium Arsenide PHEMT RF Power Field Effect Transistor

BD809 (NPN), BD810 (PNP) Plastic High Power Silicon Transistor 10 AMPERE POWER TRANSISTORS 80 VOLTS 90 WATTS

N-Channel 20-V (D-S) MOSFET

MMSZ5221BT1 Series. Zener Voltage Regulators. 500 mw SOD 123 Surface Mount

NTGS3441BT1G. Power MOSFET. -20 V, -3.5 A, Single P-Channel, TSOP-6. Low R DS(on) in TSOP-6 Package 2.5 V Gate Rating This is a Pb-Free Device

MMBFU310LT1G. JFET Transistor. N Channel. These Devices are Pb Free, Halogen Free/BFR Free and are RoHS Compliant. Features.

EVALUATION BOARD FOR STK N, 120N, 140N. Phenol 1-layer Board) Figure 2. STK NGEVB Figure 3. STK NGEVB Figure 4.

SN54/74LS353 DUAL 4-INPUT MULTIPLEXER WITH 3-STATE OUTPUTS DUAL 4-INPUT MULTIPLEXER WITH 3-STATE OUTPUTS FAST AND LS TTL DATA 5-510

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NSVJ3910SB3 N-Channel JFET 25V, 20 to 40mA, 40mS

MBRB20200CT. SWITCHMODE Power Rectifier. Dual Schottky Rectifier SCHOTTKY BARRIER RECTIFIER 20 AMPERES, 200 V

Is Now Part of To learn more about ON Semiconductor, please visit our website at

P-Channel 20-V (D-S) MOSFET

AND9518/D DAB L-band Amplifier using the NSVF4020SG4

74VHC14 Hex Schmitt Inverter

NTS4172NT1G. Power MOSFET. 30 V, 1.7 A, Single N Channel, SC 70. Low On Resistance Low Gate Threshold Voltage Halide Free This is a Pb Free Device

Is Now Part of To learn more about ON Semiconductor, please visit our website at

SBT700-06RH. Schottky Barrier Diode 60V, 70A, VF; 0.66V Dual To-3PF-3L Cathode Common

Overview The LA1225MC is a Low-voltage operation (1.8V or higher) FM IF detector IC for the electronic tuning system.

Designed for FM radio transposers and transmitters, this amplifier incorporates MOSFET transistors to enhance ruggedness and reliability.

NTA4001N, NVA4001N. Small Signal MOSFET. 20 V, 238 ma, Single, N Channel, Gate ESD Protection, SC 75

SBE805. Schottky Barrier Diode 30V, 0.5A, Low IR. Features. Specifications

PFC Device Corporation

1.05 W epoxy board Operating temperature Topr 20 to +100 C Storage temperature Tstg 55 to +150 C

MBR735, MBR745. SWITCHMODE Power Rectifiers. SCHOTTKY BARRIER RECTIFIERS 7.5 AMPERES 35 and 45 VOLTS

NSBC114EDP6T5G Series. Dual Digital Transistors (BRT) NPN Silicon Surface Mount Transistors with Monolithic Bias Resistor Network

Planar Ultrafast Rectifier Fast trr type, 20A, 600V, 50ns, TO-220F-2FS

NTS4173PT1G. Power MOSFET. 30 V, 1.3 A, Single P Channel, SC 70

SN54/74LS195A UNIVERSAL 4-BIT SHIFT REGISTER UNIVERSAL 4-BIT SHIFT REGISTER FAST AND LS TTL DATA 5-366

NTMS5835NL. Power MOSFET 40 V, 12 A, 10 m

MURA105T3G MURA110T3G SURA8110T3G. Surface Mount Ultrafast Power Rectifiers ULTRAFAST RECTIFIERS 1 AMPERE, VOLTS

MMSD301T1G SMMSD301T1G, MMSD701T1G SMMSD701T1G, SOD-123 Schottky Barrier Diodes

NTGD4167C. Power MOSFET Complementary, 30 V, +2.9/ 2.2 A, TSOP 6 Dual

Excellent Power Device Dual buffer driver for general purpose, Dual SOIC8

MPSL51. Amplifier Transistor PNP Silicon MAXIMUM RATINGS. THERMAL CHARACTERISTICS

MBRA320T3G Surface Mount Schottky Power Rectifier

Heterojunction Bipolar Transistor Technology (InGaP HBT) Broadband High Linearity Amplifier

RoHS MR256DL08B FEATURES BENEFITS INTRODUCTION

MJD44H11 (NPN) MJD45H11 (PNP)

NCV1009ZG. 2.5 Volt Reference

MBRD835LT4G. SWITCHMODE Power Rectifier. DPAK Surface Mount Package SCHOTTKY BARRIER RECTIFIER 8.0 AMPERES, 35 VOLTS

MURA160T3G SURA8160T3G. Surface Mount Ultrafast Power Rectifier ULTRAFAST RECTIFIER 1 AMPERE, 600 VOLTS

BYV SWITCHMODE Power Rectifier. ULTRAFAST RECTIFIER 16 AMPERES, 200 VOLTS t rr = 35 ns

NTMS5838NL. Power MOSFET 40 V, 7.5 A, 20 m

MBRM110LT3G NRVBM110LT1G NRVBM110LT3G. Surface Mount Schottky Power Rectifier. POWERMITE Power Surface Mount Package

MJW0281A (NPN) MJW0302A (PNP) Complementary NPN PNP Power Bipolar Transistors 15 AMPERES COMPLEMENTARY SILICON POWER TRANSISTORS 260 VOLTS 150 WATTS

TIP120 / TIP121 / TIP122 NPN Epitaxial Darlington Transistor

MMUN2111LT1 Series. Bias Resistor Transistors. PNP Silicon Surface Mount Transistors with Monolithic Bias Resistor Network

NTK3139P. Power MOSFET. 20 V, 780 ma, Single P Channel with ESD Protection, SOT 723

NTK3043N. Power MOSFET. 20 V, 285 ma, N Channel with ESD Protection, SOT 723

NTJS4405N, NVJS4405N. Small Signal MOSFET. 25 V, 1.2 A, Single, N Channel, SC 88

MARKING DIAGRAM Mechanical Characteristics. B2E1 Epoxy Meets UL 94 V in

PIN CONNECTIONS MAXIMUM RATINGS (T J = 25 C unless otherwise noted) SC 75 (3 Leads) Parameter Symbol Value Unit Drain to Source Voltage V DSS 30 V

N-Channel 700-V (D-S) MOSFET

PCS3P73U00/D. USB 2.0 Peak EMI reduction IC. General Features. Application. Product Description. Block Diagram

Is Now Part of To learn more about ON Semiconductor, please visit our website at

RF LDMOS Wideband 2-Stage Power Amplifiers

Heterojunction Bipolar Transistor (InGaP HBT) Broadband High Linearity Amplifier

NCP304A. Voltage Detector Series

Transcription:

EVERSPIN s New 2mm Exposed Pad DFN Package Meets Both SOIC-8 and DFN8 PCB Layouts This Application Note is to inform Everspin customers that a new, DFN8 package with a 2mm bottom exposed pad has been added to EVERSPIN s family of SPI products. This new package allows the device to be used on both JEDEC standard SOIC-8 pin as well as DFN8 PCB Land Patterns. When ordering SPI devices with the smaller exposed pad, please us the DF suffix. Figure 1 shows a typical SOIC-8 PCB land pattern. BACKGROUND Some Everspin customers have expressed concern about marginal clearance between the exposed bottom pad of the Everspin DC DFN package (4.1mm pad), and the PCB pads for an SOIC-8 package. This concern is alleviated with Everspin s new 2mm exposed pad DFN-8 package. Figure 1 typifies approximate dimensions and recommended PCB Land Pattern for a JEDEC standard SOIC-8 package (Note: the below dimensions are approximate and may vary by supplier) Figure 1 - Package Dimension and Land Pattern for 8 pin SOIC Copyright 2013 Everspin Technologies 1 Document Number: 02153 4/2013

Figures 2 and 3 are package dimensions for the Everspin MR25HxxxDC (4.1mm exposed bottom pad) and MR25HxxxDF (2.0mm exposed bottom pad) packages respectively. Due to the marginal clearance between the 4.1mm exposed bottom pad of the MR25HxxxDC and the SOIC-8 PCB land pattern, the new package with a 2.0mm exposed bottom pad (MR25HxxxDF) has been approved for production by Everspin and is compatible with both JEDEC standard SOIC-8 and DFN-8 Land Patterns. The smaller bottom pad offers adequate clearance between the bottom pad and the PCB land pattern of the SOIC-8. NOTE: Exposed 4.1mm x 4.1mm pad has no internal electrical connection -recommend connect to Vss or DC (Do Not Connect ) Figure 2 - Package Dimensions for Everspin MR25HxxxDC Package Copyright 2013 Everspin Technologies 2 Document Number: 02153 4/2013

NOTE: Exposed 2mmx2mm pad has no internal electrical connection - recommend connect to Vss or DC (Do Not Connect ) Figure 3 - Package Dimension for Everspin s MR25HxxxDF Package Copyright 2013 Everspin Technologies 3 Document Number: 02153 4/2013

Figure 4 illustrates marginal clearance between the JEDEC standard SOIC-8 Land Pattern and the 4.1mm exposed pad on the bottom of the MR25HxxxDF DFN package against the additional clearance offered by the smaller, 2mm exposed pad of the MR25HxxxDF package. Outline of DFN package 1.0 4.1mm exposed thermal pad on DC packages Distance between SOIC-8 Land Pattern and 4.1mm exposed thermal pad of DC package offers marginal clearance for solder reflow onto SOIC-8 Land patterns 6.75 Smaller, 2mm exposed thermal pad on DF package offers greater clearance between thermal pad and SOIC-8 Land Pattern JEDEC standard SOIC-8 Land Pattern Figure 4 - Dimensions of Everspin s DC vs. DF packages on JEDEC SOIC-8 Land Pattern (Note 1: All dimensions in mm) Copyright 2013 Everspin Technologies 4 Document Number: 02153 4/2013

Figure 5 is the recommended PCB Land Pattern for Everspin s DC DFN-8 packages. This Land Pattern will accommodate both the MR25HxxxDC as well as the MR25HxxxDF packages. Note that it is acceptable to mount a DF package on the 4.1mm x 4.1mm Land Pattern (recommended for the MR25HxxxDC packages), however figure 6 is the recommended Land Pattern for the MR25HxxxDF packages (2mm exposed pad). Figure 5: Everspin s recommended Land Pattern for the DC package. (Note that it is acceptable to mount the DF package on the 4.1mm x 4.1mm Land Pattern recommended for the DC package, however figure 6 is the recommended Land Pattern for the DF package (All units in mm) Copyright 2013 Everspin Technologies 5 Document Number: 02153 4/2013

Figure 6: Recommended PCB Land Pattern for Everspin s MR25HxxxDF packages. (All units in mm) Copyright 2013 Everspin Technologies 6 Document Number: 02153 4/2013

How to Reach Us: Home Page: www.everspin.com E-Mail: support@everspin.com orders@everspin.com sales@everspin.com USA/Canada/South and Central America Everspin Technologies 1347 N. Alma School Road, Suite 220 Chandler, Arizona 85224 +1-877-347-MRAM (6726) +1-480-347-1111 Europe, Middle East and Africa support.europe@everspin.com Japan support.japan@everspin.com Asia Pacific support.asia@everspin.com Everspin Technologies, Inc. are trademarks of Everspin Technologies, Inc. All other product or service names are the property of their respective owners. Copyright 2013 Everspin Technologies, Inc. Information in this document is provided solely to enable system and software implementers to use Everspin Technologies products. There are no express or implied licenses granted hereunder to design or fabricate any integrated circuit or circuits based on the information in this document. Everspin Technologies reserves the right to make changes without further notice to any products herein. Everspin makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Everspin Technologies assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Typical parameters, which may be provided in Everspin Technologies data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters including Typical must be validated for each customer application by `-customer s technical experts. Everspin Technologies does not convey any license under its patent rights nor the rights of others. Everspin Technologies products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Everspin Technologies product could create a situation where personal injury or death may occur. Should Buyer purchase or use Everspin Technologies products for any such unintended or unauthorized application, Buyer shall indemnify and hold Everspin Technologies and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Everspin Technologies was negligent regarding the design or manufacture of the part. Everspin and the Everspin logo EVERSPIN s new, 2mm Exposed Pad DFN package meets both SOIC-8 and DFN8 PCB Layouts Author: Chuck Bohac, Manager Applications Engineering, Everspin Technologies chuck.bohac@everspin.com, 480-347-1161 Copyright 2013 Everspin Technologies 7 Document Number: 02153 4/2013