DM74ALS652 Octal 3-STATE Bus Transceiver and Register

Similar documents
DM74ALS652/74ALS652-1 Octal 3-STATE Bus Transceiver and Register

DM74AS651 DM74AS652 Octal Bus Transceiver and Register

DM74ALS245A Octal 3-STATE Bus Transceiver

DM74ALS169B Synchronous Four-Bit Up/Down Counters

DM74LS126A Quad 3-STATE Buffer

DM74ALS520 DM74ALS521 8-Bit Comparator

DM74ALS174 DM74ALS175 Hex/Quad D-Type Flip-Flops with Clear

DM74AS169A Synchronous 4-Bit Binary Up/Down Counter

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

FST Bit Low Power Bus Switch

FST Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch

74ALVC Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs

DM74LS14 Hex Inverter with Schmitt Trigger Inputs

FST32X Bit Bus Switch

DM74LS132 Quad 2-Input NAND Gate with Schmitt Trigger Input

74AC574 74ACT574 Octal D-Type Flip-Flop with 3-STATE Outputs

74ABT245 Octal Bi-Directional Transceiver with 3-STATE Outputs

DM74ALS373 Octal D-Type TRI-STATE Transparent Latch

74LVT LVTH16374 Low Voltage 16-Bit D-Type Flip-Flop with 3-STATE Outputs

FSTU32160A 16-Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch with 2V Undershoot Protection

DatasheetArchive.com. Request For Quotation

74AC574 74ACT574 Octal D-Type Flip-Flop with 3-STATE Outputs

74LVT245 74LVTH245 Low Voltage Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

74ALVC16500 Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs

FSTD Bit Bus Switch with Level Shifting

74ABT244 Octal Buffer/Line Driver with 3-STATE Outputs

74AC821 74ACT Bit D-Type Flip-Flop with 3-STATE Outputs

74F827 74F Bit Buffers/Line Drivers

74AC244 74ACT244 Octal Buffer/Line Driver with 3-STATE Outputs

74ACTQ821 Quiet Series 10-Bit D-Type Flip-Flop with 3-STATE Outputs

74F373 Octal Transparent Latch with 3-STATE Outputs

74F540 74F541 Octal Buffer/Line Driver with 3-STATE Outputs

FST Bit Low Power Bus Switch

74AC374 74ACT374 Octal D-Type Flip-Flop with 3-STATE Outputs

74AC573 74ACT573 Octal Latch with 3-STATE Outputs

FST Bit Bus Switch

DM74ALS14 Hex Inverter with Schmitt Trigger Inputs

FST Bit Bus Switch

74AC299 74ACT299 8-Input Universal Shift/Storage Register with Common Parallel I/O Pins

74ACQ241 Octal Buffer/Line Driver with 3-STATE Outputs

74ABT273 Octal D-Type Flip-Flop

74ABT Bit Transparent D-Type Latch with 3-STATE Outputs

FST3253 Dual 4:1 Multiplexer/Demultiplexer Bus Switch

74AC244 74ACT244 Octal Buffer/Line Driver with 3-STATE Outputs

DM74LS161A DM74LS163A Synchronous 4-Bit Binary Counters

DM74LS83A 4-Bit Binary Adder with Fast Carry

74ABT646 Octal Transceivers and Registers with 3-STATE Outputs

74AC245 74ACT245 Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

74LVT LVTH16373 Low Voltage 16-Bit Transparent Latch with 3-STATE Outputs

74ABT373 Octal Transparent Latch with 3-STATE Outputs

MM74HC4066 Quad Analog Switch

CGS3321 CGS3322 CMOS Crystal Clock Generators

74FR Bit Bidirectional Transceiver with 3-STATE Outputs

74F794 8-Bit Register with Readback

CD4066BC Quad Bilateral Switch

74LCX125 Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs

74AC04 74ACT04 Hex Inverter

100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator

MM74HC132 Quad 2-Input NAND Schmitt Trigger

CD4066BC Quad Bilateral Switch

Low Power Hex TTL-to-ECL Translator

CD4541BC Programmable Timer

74F132 Quad 2-Input NAND Schmitt Trigger

Triple 2-Channel Analog Multiplexer/Demultiplexer

74AC257 74ACT257 Quad 2-Input Multiplexer with 3-STATE Outputs

CD4016BC Quad Bilateral Switch

74VHC VHC VHC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

74ABT Bit Transceiver with 3-STATE Outputs

NC7SB3257 TinyLogic UHS 2:1 Multiplexer/Demultiplexer Bus Switch

74ABT Bit Registered Transceiver with 3-STATE Outputs

Low Power Hex ECL-to-TTL Translator

CD4016BC Quad Bilateral Switch

74F32 Quad 2-Input OR Gate

MM74HCU04 Hex Inverter

Is Now Part of To learn more about ON Semiconductor, please visit our website at

MM74HC132 Quad 2-Input NAND Schmitt Trigger

74AC175 74ACT175 Quad D-Type Flip-Flop

MM74HC00 Quad 2-Input NAND Gate

74ACTQ74 Quiet Series Dual D-Type Positive Edge-Triggered Flip-Flop

MM74HC4051 MM74HC4052 MM74HC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

Multiplexer/Demultiplexer Triple 2-Channel Analog Multiplexer/Demultiplexer

74AC251 74ACT251 8-Input Multiplexer with 3-STATE Output

74F139 Dual 1-of-4 Decoder/Demultiplexer

74F157A Quad 2-Input Multiplexer

74F573 Octal D-Type Latch with 3-STATE Outputs

SCAN18374T D-Type Flip-Flop with 3-STATE Outputs

74ACT x 9 First-In, First-Out Memory


74AC00 74ACT00 Quad 2-Input NAND Gate

74LS259 8-Bit Addressable Latches

74ABT377 Octal D-Type Flip-Flop with Clock Enable

Low Power Quint 2-Input OR/NOR Gate

DatasheetArchive.com. Request For Quotation

Synchronous Binary Counter with Synchronous Clear

FSAT66 Low Voltage Single SPST Normally Open Analog Switch with TTL Compatible Control Input

CD4069UBC Inverter Circuits

CD4724BC 8-Bit Addressable Latch

74F2245 Octal Bidirectional Transceiver with TRI-STATE Outputs

74ABT899 9-Bit Latchable Transceiver with Parity Generator/Checker

DM96S02 Dual Retriggerable Resettable Monostable Multivibrator

Transcription:

DM74LS652 Octal 3-STTE us Transceiver and Register General Description This device incorporates an octal transceiver and an octal D-type register configured to enable transmission of data from bus to bus or internal register to bus. This bus transceiver features totem-pole 3-STTE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high level logic drive provide this device with the capability of being connected directly to and driving the bus lines in a bus organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The registers in the DM74LS652 are edge-triggered D-type flip-flops. On the positive transition of the clock (C or C), the input data is stored into the appropriate register. The C input controls the transfer of data into the register and the C input controls the register. The S and S control pins are provided to select whether real-time data or stored data is transferred. LOW input level selects real-time data and a HIGH level selects stored data. The select controls have a make before break configuration to eliminate a glitch which would normally occur in a typical multiplexer during the transition between stored and real-time data. The enable (G and G) control pins provide four modes of operation: real-time data transfer from bus to, real-time data transfer from bus to, real-time bus and/or data transfer to internal storage, or internal stored data transfer to bus and/or. Features October 1986 Revised June 2001 Switching specifications at 50 pf Switching specifications guaranteed over full temperature and V CC range dvanced oxide-isolated, ion-implanted Schottky TTL process 3-STTE buffer-type outputs drive bus lines directly Independent registers and enables for and buses Multiplexed real-time and stored data DM74LS652 Octal 3-STTE us Transceiver and Register Ordering Code: Order Number Package Number Package Description DM74LS652WM M24 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide DM74LS652NT N24C 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Devices also available in Tape and Reel. Specify by appending the suffix letter X to the ordering code. Connection Diagram 2001 Fairchild Semiconductor Corporation DS009174 www.fairchildsemi.com

DM74LS652 Function Table Inputs Data I/O (Note 1) Operation or Function G G C C S S 1 thru 8 1 thru 8 X H H/L X X Input Not Specified Store, Hold L X H/L X X Not Specified Input Store, Hold L H X X Input Input Store and Data L H H/L H/L X X Input Input Isolation, Hold Storage L L X X X L Output Input Real-Time Data to us L L X H/L X H Output Input Stored Data to us H H X X L X Input Output Real-Time Data to us H H X X Input Output Stored Data to us H H X X Input Output Store in both Registers (Note 2) L L X X Output Input Store in both Registers (Note 2) H L H or L H or L H H Output Output Stored Data to us and Stored Data to us H = HIGH Logic Level L = LOW Logic Level X = Don t Care (Either LOW or HIGH Logic Levels, including transitions) H/L = Either LOW or HIGH Logic Level excluding transitions = Positive-going edge of pulse Note 1: The data output functions may be enabled or disabled by various signals at the G and DIR inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition on the clock inputs. Note 2: Select control = L; clocks can occur simultaneously Select control = H; clocks must be staggered in order to load both registers. Logic Diagram www.fairchildsemi.com 2

bsolute Maximum Ratings(Note 3) Supply Voltage 7V Input Voltage Control Inputs 7V I/O Ports 5.5V Operating Free-ir Temperature Range 0 C to +70 C Storage Temperature Range 65 C to +150 C Typical θ J N Package 44.5 C/W M Package 80.5 C/W Note 3: The bsolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The Recommended Operating Conditions table will define the conditions for actual device operation. DM74LS652 Recommended Operating Conditions Symbol Parameter Min Nom Max Units V CC Supply Voltage 4.5 5 5.5 V V IH HIGH Level Input Voltage 2 V V IL LOW Level Input Voltage 0.8 V I OH HIGH Level Output Current 15 m I OL LOW Level Output Current 24 m f CLK Clock Frequency 0 40 MHz t W Pulse Duration, Clocks LOW or HIGH 12.5 ns t SU Data Setup Time, before C or 10 ns before C (Note 4) t H Data Hold Time, after C or 0 ns after C (Note 4) T Free ir Operating Temperature 0 70 C Note 4: = with reference to the LOW-to-HIGH transition of the respective clock. Electrical Characteristics over recommended free air temperature range Symbol Parameter Test Conditions Min Typ Max Units V IK Input Clamp Voltage V CC = Min, I I = 18 m 1.2 V V OH HIGH Level V CC = 4.5V to 5.5V I OH = 0.4 m V CC 2 Output Voltage V CC = Min I OH = 3 m 2.4 3.2 V I OH = Max 2 V OL LOW Level V CC = Min I OL = 12 m 0.25 0.4 Output Voltage I OL = 24 m 0.35 0.5 V I OL = 48 m 0.35 0.5 I I Input Current at Maximum V CC = Max I/O Ports, V I = 5.5V 100 Input Voltage Control Inputs, V I = 7V 100 µ I IH HIGH Level Input Current V CC = Max, V I = 2.7V, (Note 5) 20 µ I IL LOW Level V CC = Max, Control Inputs 200 Input Current V I = 0.4V (Note 5) I/O Ports 200 µ I O Output Drive Current V CC = Max, V O = 2.25V 30 112 m I CC Supply Current V CC = Max Outputs HIGH 47 76 Outputs LOW 55 88 m Outputs Disabled 55 88 Note 5: For I/O ports the 3-STTE output currents (I OZH and I OZL ) are included in the I IH and I IL parameters. 3 www.fairchildsemi.com

DM74LS652 Switching Characteristics over recommended operating free air temperature range (Note 6) From (Input) Symbol Parameter Conditions To (Output) Min Max Units t PLH Propagation Delay Time V CC = 4.5V to 5.5V, C or C LOW-to-HIGH Level Output C L = 50 pf, to or 10 30 ns t PHL Propagation Delay Time R 1 = R 2 = 500Ω, C or C HIGH-to-LOW Level Output T = Min to Max to or 5 17 ns t PLH Propagation Delay Time or to LOW-to-HIGH Level Output or 5 18 ns t PHL Propagation Delay Time or to HIGH-to-LOW Level Output or 3 12 ns t PLH Propagation Delay Time LOW-to-HIGH Level Output S or S 12 35 ns (with or LOW) (Note 6) to or t PHL Propagation Delay Time HIGH-to-LOW Level Output S or S 6 20 ns (with or LOW) (Note 6) to or t PLH Propagation Delay Time LOW-to-HIGH Level Output S or S 6 25 ns (with or HIGH) (Note 6) to or t PHL Propagation Delay Time HIGH-to-LOW Level Output S or S 5 20 ns (with or HIGH) (Note 6) to or t PZH Output Enable Time G to to HIGH Level Output 3 17 ns t PZL Output Enable Time G to to LOW Level Output 5 18 ns t PHZ Output Disable Time G to from HIGH Level Output 1 10 ns t PLZ Output Disable Time G to from LOW Level Output 2 16 ns t PZH Output Enable Time G to to HIGH Level Output 6 22 ns t PZL Output Enable Time G to to LOW Level Output 6 18 ns t PHZ Output Disable Time G to from HIGH Level Output 1 10 ns t PLZ Output Disable Time G to from LOW Level Output 2 16 ns Note 6: These parameters are measured with the internal output state of the storage register opposite to that of the bus input. www.fairchildsemi.com 4

Physical Dimensions inches (millimeters) unless otherwise noted DM74LS652 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M24 5 www.fairchildsemi.com

DM74LS652 Octal 3-STTE us Transceiver and Register Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N24C Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FIRCHILD S PRODUCTS RE NOT UTHORIZED FOR USE S CRITICL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN PPROVL OF THE PRESIDENT OF FIRCHILD SEMICONDUCTOR CORPORTION. s used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 6 2. critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com