High Accuracy, Ultralow IQ, 500 ma, anycap Low Dropout Regulator ADP3335

Similar documents
High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339

High Accuracy Ultralow I Q, 500 ma anycap Low Dropout Regulator ADP3335

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338

High Accuracy Ultralow I Q, 500 ma anycap Adjustable Low Dropout Regulator ADP3336

High Accuracy Ultralow I Q, 300 ma, anycap Low Dropout Regulator ADP3333

High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339

High Accuracy, Low I Q, anycap Adjustable Low Dropout Regulator ADP3334

High Accuracy Ultralow I Q, 200 ma, SOT-23, anycap Low Dropout Regulator ADP3330

Adjustable Output Ultralow I Q, 200 ma, SOT-23, anycap Low Dropout Regulator ADP3331

High Accuracy anycap 50 ma Low Dropout Linear Regulator ADP3300

anycap 100 ma Low Dropout Linear Regulator ADP3309

High Accuracy anycap * 100 ma Low Dropout Linear Regulator ADP3301

High Accuracy anycap Adjustable 200 ma Low Dropout Linear Regulator ADP3303A

50 ma, High Voltage, Micropower Linear Regulator ADP1720

Logic Controlled, High-Side Power Switch with Reverse Current Blocking ADP195

150 ma, Low Dropout, CMOS Linear Regulator ADP1710/ADP1711

500 ma, Low Dropout, CMOS Linear Regulator ADP1715/ADP1716

20 MHz to 500 MHz IF Gain Block ADL5531

Continuous Wave Laser Average Power Controller ADN2830

ADA485-/ADA485- TABLE OF CONTENTS Features... Applications... Pin Configurations... General Description... Revision History... Specifications... 3 Spe

RT9187C. 600mA, Ultra-Low Dropout, CMOS Regulator. General Description. Features. Applications. Ordering Information. Pin Configurations (TOP VIEW)

20 MHz to 6 GHz RF/IF Gain Block ADL5542

RT mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator. General Description.

1:2 Single-Ended, Low Cost, Active RF Splitter ADA4304-2

VOUT = 5V VIN = 8V COUT CIN SENSE RPG EN/ UVLO OFF GND VOUT = 5V VIN = 8V CIN ADJ RPG EN/ UVLO OFF GND

OBSOLETE. Charge Pump Regulator for Color TFT Panel ADM8830

RT mA Dual LDO Regulator. General Description. Features. Applications. Ordering Information. Pin Configurations (TOP VIEW) Marking Information

Rail-to-Rail, High Output Current Amplifier AD8397

0.4 Ω CMOS, Dual DPDT Switch in WLCSP/LFCSP/TSSOP ADG888

1.2 V Ultralow Power High PSRR Voltage Reference ADR280

Low Power, Wide Supply Range, Low Cost Unity-Gain Difference Amplifier AD8276

RT9187B. 600mA, Ultra-Low Dropout, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information RT9187B

RT mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information

Low Power, Rail-to-Rail Output, Precision JFET Amplifiers AD8641/AD8642/AD8643

High Voltage, Low Noise, Low Distortion, Unity-Gain Stable, High Speed Op Amp ADA4898-1/ADA4898-2

Very Low Distortion, Precision Difference Amplifier AD8274

RT mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator. General Description.

1 MHz to 2.7 GHz RF Gain Block AD8354

Zero Drift, Unidirectional Current Shunt Monitor AD8219

Four White LED Backlight Driver ADM8843

DC to 1000 MHz IF Gain Block ADL5530

Low Power, Precision, Auto-Zero Op Amps AD8538/AD8539 FEATURES Low offset voltage: 13 μv maximum Input offset drift: 0.03 μv/ C Single-supply operatio

Low Cost, Dual, High Current Output Line Driver with Shutdown ADA4311-1

Dual Low Power 1.5% Comparator With 400 mv Reference ADCMP670

AD8613/AD8617/AD8619. Low Cost Micropower, Low Noise CMOS Rail-to-Rail, Input/Output Operational Amplifiers PIN CONFIGURATIONS FEATURES APPLICATIONS

Low Cost, Precision JFET Input Operational Amplifiers ADA4000-1/ADA4000-2/ADA4000-4

<0.5 Ω CMOS, 1.65 V to 3.6 V, Quad SPST Switches ADG811/ADG812/ADG813

RT mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information

Zero Drift, Digitally Programmable Instrumentation Amplifier AD8231-EP OP FUNCTIONAL BLOCK DIAGRAM FEATURES ENHANCED PRODUCT FEATURES

1 MHz to 8 GHz, 70 db Logarithmic Detector/Controller AD8318-EP

20 MHz to 500 MHz IF Gain Block ADL5531

RT9198/A. 300mA, Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Ordering Information RT9198/A- Features. Marking Information

RT μA I Q, 250mA Low-Dropout Linear Regulator. General Description. Features

1.8 V, Micropower, Zero-Drift, Rail-to-Rail Input/Output Op Amp ADA4051-2

Single-Supply, High Speed, Triple Op Amp with Charge Pump ADA4858-3

1 MHz to 2.7 GHz RF Gain Block AD8354

Ultra-Low Noise Ultra-Fast 300mA LDO Regulator. Features

id id mA, Low Dropout, Low Noise Ultra-Fast With Soft Start CMOS LDO Regulator Features General Description Applications

4 GHz to 18 GHz Divide-by-4 Prescaler ADF5001

Single-Supply, 42 V System Difference Amplifier AD8206

High Temperature, Low Drift, Micropower 2.5 V Reference ADR225

Improved Second Source to the EL2020 ADEL2020

1 Ω Typical On Resistance, ±5 V, +12 V, +5 V, and +3.3 V Dual SPDT Switches ADG1636

0.8% Accurate Quad Voltage Monitor ADM1184

Low Voltage, 400 MHz, Quad 2:1 Mux with 3 ns Switching Time ADG774A

Ultraprecision, 36 V, 2.8 nv/ Hz Dual Rail-to-Rail Output Op Amp AD8676

Low Noise 300mA LDO Regulator General Description. Features

Single 0.275% Comparator and Reference with Dual Polarity Outputs ADCMP361

Switched Capacitor Voltage Converter with Regulated Output ADP3603*

High Common-Mode Voltage, Programmable Gain Difference Amplifier AD628

AD8218 REVISION HISTORY

AD864/AD8642/AD8643 TABLE OF CONTENTS Specifications... 3 Electrical Characteristics... 3 Absolute Maximum Ratings... 5 ESD Caution... 5 Typical Perfo

150mA, Low-Dropout Linear Regulator with Power-OK Output

Single and Dual, Ultralow Distortion, Ultralow Noise Op Amps AD8597/AD8599 PIN CONFIGURATIONS FEATURES APPLICATIONS

1.5 Ω On Resistance, ±15 V/12 V/±5 V, icmos, Dual SPDT Switch ADG1436

0.5 Ω CMOS, 1.8 V to 5.5 V, Dual SPDT/2:1 Mux, Mini LFCSP ADG854

RT9022. High Voltage, Low Quiescent, 60mA LDO Regulator. General Description. Features. Applications. Pin Configurations. Ordering Information

Low Power, Wide Supply Range, Low Cost Difference Amplifiers, G = ½, 2 AD8278/AD8279

ADG1411/ADG1412/ADG1413

RT A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable. Features. General Description. Applications. Ordering Information

4 GHz to 18 GHz Divide-by-8 Prescaler ADF5002

MP20041 Dual, Ultra Low Noise, High PSRR 300mA Linear Regulator

MAX8863T/S/R, MAX8864T/S/R. Low-Dropout, 120mA Linear Regulators. General Description. Benefits and Features. Ordering Information.

9- and 11-Channel, Muxed Input LCD Reference Buffers AD8509/AD8511

50 MHz to 4.0 GHz RF/IF Gain Block ADL5602

RT mA, Low Dropout, Low Noise Ultra-Fast With Soft Start CMOS LDO Regulator. General Description. Features. Applications

High Isolation, Silicon SPDT, Nonreflective Switch, 0.1 GHz to 6.0 GHz HMC8038W

Single-Supply 42 V System Difference Amplifier AD8205

4 MHz, 7 nv/ Hz, Low Offset and Drift, High Precision Amplifier ADA EP

id9309 Ultra-Low Noise Ultra-Fast 300mA LDO Regulator Features

RT μA I Q, 300mA Low-Dropout Linear Regulator. General Description. Features. Pin Configuration. Applications

10-Channel Gamma Buffer with VCOM Driver ADD8710

RT mA, Low Dropout, Low Noise Ultra-Fast Without Bypass Capacitor CMOS LDO Regulator. Features. General Description.

500mA Low Noise LDO with Soft Start and Output Discharge Function

Very Low Distortion, Dual-Channel, High Precision Difference Amplifier AD8274 FUNCTIONAL BLOCK DIAGRAM +V S FEATURES APPLICATIONS GENERAL DESCRIPTION

ADG1606/ADG Ω RON, 16-Channel, Differential 8-Channel, ±5 V,+12 V,+5 V, and +3.3 V Multiplexers FEATURES FUNCTIONAL BLOCK DIAGRAMS

Dual, Bootstrapped, 12 V MOSFET Driver with Output Disable ADP3650

1.8 V, Micropower, Zero-Drift, Rail-to-Rail Input/Output Op Amp ADA4051-1/ADA4051-2

320 ma Switched Capacitor Voltage Doubler ADP3610

+5 V Fixed, Adjustable Low-Dropout Linear Voltage Regulator ADP3367*

Transcription:

Data Sheet High Accuracy, Ultralow IQ, 5 ma, anycap Low Dropout Regulator FEATURES FUNCTIONAL BLOCK DIAGRAM High accuracy over line and load: ±.9% at 25 C, ±.8% over temperature Ultralow dropout voltage: 2 mv (typical) at 5 ma Requires only CO =. µf for stability anycap = stable with any type of capacitor (including MLCC) Current and thermal limiting Low noise Low shutdown current: < na (typical) 2.6 V to 2 V supply range 4 C to +85 C ambient temperature range IN SD THERMAL PROTECTION Q DRIVER GND CC Figure. gm BANDGAP + REF R R2 OUT NR 47-- APPLICATIONS PCMCIA cards Cellular phones Camcorders, cameras Networking systems, DSL/cable modems Cable set-top box MP3/CD players DSP supplies V IN C IN µf 5 NR OUT 7 IN OUT 8 IN OUT + SD GND 6 4 ON OFF 3 2 + C OUT µf V OUT 47--2 Figure 2. Typical Application Circuit GENERAL DESCRIPTION The is a member of the ADP333x family of precision, low dropout, anycap voltage regulators. It operates with an input voltage range of 2.6 V to 2 V, and delivers a continuous load current up to 5 ma. The stands out from conventional low dropout regulators (LDOs) by using an enhanced process enabling it to offer performance advantages beyond its competition. Its patented design requires only a. µf output capacitor for stability. This device is insensitive to output capacitor equivalent series resistance (ESR), and is stable with any good quality capacitor including ceramic (MLCC) types for space-restricted applications. The achieves exceptional accuracy of ±.9% at room temperature and ±.8% over temperature, line, and load. The dropout voltage of the is only 2 mv (typical) at 5 ma. This device also includes a safety current limit, thermal overload protection, and a shutdown feature. In shutdown mode, the ground current is reduced to less than µa. The has a low quiescent current of 8 µa (typical) in light load situations. Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 96, Norwood, MA 262-96, U.S.A. Tel: 78.329.47 2 23 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

TABLE OF CONTENTS Features... Applications... Functional Block Diagram... General Description... Revision History... 2 Specifications... 3 Absolute Maximum Ratings... 4 ESD Caution... 4 Pin Configuration and Function Descriptions... 5 Typical Performance Characteristics... 6 Theory of Operation... 9 Data Sheet Applications Information... Output Capacitor Selection... Input Bypass Capacitor... Noise Reduction... Thermal Overload Protection... Calculating Junction Temperature... Printed Circuit Board Layout Considerations... LFCSP Layout Considerations... Shutdown Mode... Outline Dimensions... 2 Ordering Guide... 3 REVISION HISTORY /3 Rev. C to Rev. D Updated Outline Dimensions... 2 Changes to Ordering Guide... 3 2/2 Rev. B to Rev. C Changes to Figure 4 and Figure 6... 7 Updated Outline Dimensions... 2 Changes to Ordering Guide... 3 6/ Rev. A to Rev. B Added Exposed Pad Notation to Figure 4 and Table 3... 5 Added Exposed Pad Notation to Outline Dimensions... 2 Changes to Ordering Guide... 3 /4 Rev. to Rev. A Format Updated... Universal Renumbered Figures... Universal Removed Figure 22... 6 Change to Printed Circuit Board Layout Considerations Section... Added LFCSP Layout Considerations Section... Added Package Drawing... Universal Changes to Ordering Guide... 6 Rev. D Page 2 of 6

Data Sheet SPECIFICATIONS All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods. Ambient temperature of 85 C corresponds to a junction temperature of 25 C under pulsed full-load test conditions. Application stable with no load. VIN = 6. V, CIN = COUT =. µf, TA = 4 C to +85 C, unless otherwise noted. Table. Parameter Symbol Conditions Min Typ Max Unit OUTPUT Voltage Accuracy VOUT VIN = VOUT(NOM) +.4 V to 2 V.9 +.9 % IL =. ma to 5 ma TA = 25 C VIN = VOUT(NOM) +.4 V to 2 V.8 +.8 % IL =. ma to 5 ma TA = 85 C VIN = VOUT(NOM) +.4 V to 2 V 2.3 +2.3 % IL =. ma to 5 ma TJ = 5 C Line Regulation VIN = VOUT(NOM) +.4 V to 2 V.4 mv/v IL =. ma TA = 25 C Load Regulation IL =. ma to 5 ma.4 mv/ma TA = 25 C Dropout Voltage VDROP VOUT = 98% of VOUT(NOM) IL = 5 ma 2 37 mv IL = 3 ma 4 23 mv IL = 5 ma 3 mv IL =. ma 4 mv Peak Load Current ILDPK VIN = VOUT(NOM) + V 8 ma Output Noise VNOISE f = Hz to khz, CL = µf 47 µv rms IL = 5 ma, CNR = nf f = Hz to khz, CL = µf 95 µv rms IL = 5 ma, CNR = nf GROUND CURRENT In Regulation IGND IL = 5 ma 4.5 ma IL = 3 ma 2.6 6 ma IL = 5 ma.5 2.5 ma IL =. ma 8 µa In Dropout IGND VIN = VOUT(NOM) mv 2 4 µa IL =. ma In Shutdown I GNDSD SD = V, VIN = 2 V. µa SHUTDOWN Threshold Voltage V THSD ON 2. V OFF.4 V SD Input Current I SD SD 5 V.2 3 µa Output Current in Shutdown I OSD VIN = 2 V, VOUT = V. 5 µa VIN = 2.6 V to 2 V for models with VOUT(NOM) 2.2 V. Rev. D Page 3 of 6

ABSOLUTE MAXIMUM RATINGS Table 2. Parameter Rating Input Supply Voltage.3 V to +6 V Shutdown Input Voltage.3 V to +6 V Power Dissipation Internally Limited Operating Ambient Temperature Range 4 C to +85 C Operating Junction Temperature Range 4 C to +5 C θja, 2-layer MSOP-8 22 C/W θja, 4-layer MSOP-8 58 C/W θja, 2-layer LFCSP-8 62 C/W θja, 4-layer LFCSP-8 48 C/W Storage Temperature Range 65 C to +5 C Lead Temperature Range (Soldering sec) 3 C Vapor Phase (6 sec) 25 C Infrared (5 sec) 22 C Data Sheet Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ESD CAUTION Rev. D Page 4 of 6

Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS OUT OUT 2 OUT 3 GND 4 TOP VIEW (Not to Scale) 8 IN 7 IN 6 SD 5 NR Figure 3. 8-Lead MSOP 47--22 OUT OUT 2 OUT 3 GND 4 TOP VIEW (Not to Scale) 8 IN 7 IN 6 SD 5 NR NOTES. THE EXPOSED PAD ON THE BOTTOM OF THE PACKAGE ENHANCES THE THERMAL PERFORMANCE AND IS ELECTRICALLY CONNECTED TO DIE SUBSTRATE. THERMAL VIAS MUST BE ISOLATED OR CONNECTED TO IN. DO NOT CONNECT THE THERMAL PAD TO GROUND. Figure 4. 8-Lead LFCSP 47--25 Table 3. Pin Function Descriptions Pin No. Mnemonic Function, 2, 3 OUT Output of the Regulator. Bypass to ground with a. µf or larger capacitor. All pins must be connected together for proper operation. 4 GND Ground Pin. 5 NR Noise Reduction Pin. Used for further reduction of output noise (see the Noise Reduction section for further details). 6 SD Active Low Shutdown Pin. Connect to ground to disable the regulator output. When shutdown is not used, this pin should be connected to the input pin. 7, 8 IN Regulator Input. All pins must be connected together for proper operation. EP Exposed Pad The exposed pad on the bottom of the LFCSP package enhances thermal performance and is electrically connected to the die substrate, which is electrically common with the input pins, IN (Pin 7 and Pin 8), inside the package. Rev. D Page 5 of 6

Data Sheet TYPICAL PERFORMANCE CHARACTERISTICS TA = 25 C, unless otherwise noted. OUTPUT VOLTAGE (V) 2.22 2.2 I L = 2.2 2.99 5mA 2.98 2.97 2.96 3mA 2.95 5mA 2.94 2 4 6 8 2 INPUT VOLTAGE (V) Figure 5. Line Regulation Output Voltage vs. Supply Voltage 47--3 GROUND CURRENT (µa) 5. 4. 3. 2.. 2 3 4 5 LOAD CURRENT (ma) Figure 8. Ground Current vs. Load Current 47--6 OUTPUT VOLTAGE (V) 2.2 2.2 2.99 2.98 2.97 2.96 2.95 2.94 V IN = 6V 2.93 2 3 4 5 LOAD CURRENT (ma) Figure 6. Output Voltage vs. Load Current 47--4 OUTPUT CHANGE (%)..9.8.7.6.5.4.3.2.. 5mA.2.3 3mA 5mA.4 4 5 5 25 45 65 85 5 25 JUNCTION TEMPERATURE ( C) Figure 9. Output Voltage Variation vs. Junction Temperature 47--7 GROUND CURRENT (µa) 4 2 8 6 4 I L = µa I L = GROUND CURRENT (ma) 8 7 6 5 4 3 2 I L = 5mA 3mA ma 2 2 4 6 8 2 INPUT VOLTAGE (V) Figure 7. Ground Current vs. Supply Voltage 47--5 5mA 4 5 5 25 45 65 85 5 25 JUNCTION TEMPERATURE ( C) Figure. Ground Current vs. Junction Temperature 47--8 Rev. D Page 6 of 6

Data Sheet 25 2.2 DROPOUT VOLTAGE (mv) 2 5 5 2 3 4 5 OUTPUT (ma) Figure. Dropout Voltage vs. Output Current 47--9 VIN (V) V OUT (V) 2.2 2.9 2.8 2.7 3.5 3. 4 8 4 TIME (µs) Figure 4. Line Transient Response R L = 4.4Ω C L = µf 8 47--2 3. SD = V IN R L = 4.4Ω 2.2 INPUT/OUTPUT VOLTAGE (V) 2.5 2..5..5 2 3 TIME (sec) 4 47-- VIN (V) V OUT (V) 2.2 2.9 2.89 2.79 3.5 3. 4 8 4 TIME (µs) R L = 4.4Ω C L = µf 8 47--3 Figure 2. Power-Up/Power-Down Figure 5. Line Transient Response 3 2.3 VOUT (V) 2 C OUT = µf C OUT = µf V OUT (V) 2.2 2. V IN = 4V R L = 2.2Ω C L = µf VIN (V) 4 2 2 4 6 TIME (µs) SD = V IN R L = 4.4Ω 8 47-- I LOAD (ma) 4 2 2 4 6 TIME (µs) 8 47--4 Figure 3. Power-Up Response Figure 6. Load Transient Response Rev. D Page 7 of 6

Data Sheet I LOAD (ma) V OUT (V) 2.3 2.2 2. 4 2 2 4 6 TIME (µs) Figure 7. Load Transient Response V IN = 4V R L = 4.4Ω C L = µf 8 47--5 RIPPLE REJECTION (db) 2 3 4 5 6 7 8 C L = µf I L = 5µA C L = µf I L = 5mA C L = µf I L = 5mA C L = µf I L = 5µA 9 k k k M M FREQUENCY (Hz) Figure 2. Power Supply Ripple Rejection 47--8 6 C NR = nf I LOAD (A) V OUT (V) 2.2 3 2 8mΩ SHORT FULL SHORT V IN = 4V RMS NOISE (µv) 4 2 8 6 4 I L = 5mA WITHOUT NOISE REDUCTION I L = 5mA WITH NOISE REDUCTION I L = ma WITHOUT NOISE REDUCTION 2 4 TIME (µs) 6 8 47--6 2 I L = ma WITH NOISE REDUCTION 2 3 4 5 C L (µf) 47--9 Figure 8. Short-Circuit Current Figure 2. RMS Noise versus CL ( Hz to khz) VSD (V) V OUT (V) 3 2 2 µf 2 µf µf µf 4 6 TIME (µs) V IN = 4V R L = 4.4Ω 8 Figure 9. Turn On/Turn Off Response 47--7 VOLTAGE NOISE SPECTRAL DENSITY (µv/ Hz).. C L = µf C NR = nf C L = µf C NR = nf C L = µf C NR = nf C L = µf C NR = nf I L = ma. k k k M FREQUENCY (Hz) Figure 22. Output Noise Density 47--2 Rev. D Page 8 of 6

Data Sheet THEORY OF OPERATION The uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider, R and R2, which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode, D, and a second resistor divider, R3 and R4, to the input of an amplifier. INPUT Q NONINVERTING g WIDEBAND m DRIVER PTAT V OS R4 GND PTAT CURRENT OUTPUT COMPENSATION ATTENUATION CAPACITOR (V BANDGAP /V OUT ) R3 D Figure 23. Functional Block Diagram R (a) R2 C LOAD R LOAD A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that equilibrium produces a large, temperature proportional input offset voltage that is repeatable and very well controlled. The temperature proportional offset voltage combines with the complementary diode voltage to form a virtual band gap voltage implicit in the network, although it never appears explicitly in the circuit. This patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility in the trade-off of noise sources that leads to a low noise design. The R and R2 divider is chosen in the same ratio as the band gap voltage to the output voltage. Although the R and R2 resistor divider is loaded by the D diode and a second divider R3 and 47--23 R4, the values can be chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider, thus avoiding the error resulting from base current loading in conventional circuits. The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q. This special noninverting driver enables the frequency compensation to include the load capacitor in a pole-splitting arrangement to achieve reduced sensitivity to the value, type, and ESR of the load capacitance. Most LDOs place very strict requirements on the range of ESR values for the output capacitor, because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. The ESR value required to keep conventional LDOs stable, moreover, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature. With the, ESR limitations are no longer a source of design constraints. The can be used with virtually any good quality capacitor and with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small µf capacitor on the output. Additional advantages of the pole-splitting scheme include superior line noise rejecttion and very high regulator gain, which lead to excellent line and load regulation. Impressive ±.8% accuracy is guaranteed over line, load, and temperature. Additional features of the circuit include current limit, thermal shutdown, and noise reduction. Rev. D Page 9 of 6

APPLICATIONS INFORMATION OUTPUT CAPACITOR SELECTION As with any micropower device, output transient response is a function of the output capacitance. The is stable over a wide range of capacitor values, types, and ESR (anycap). A capacitor as low as µf is all that is needed for stability; larger capacitors can be used if high output current surges are anticipated. The is stable with extremely low ESR capacitors (ESR ), such as multilayer ceramic capacitors (MLCC) or organic semiconductor electrolytic capacitors (OSCON). Note that the effective capacitance of some capacitor types may fall below the minimum at extreme temperatures. Ensure that the capacitor provides more than µf over the entire temperature range. INPUT BYPASS CAPACITOR An input bypass capacitor is not strictly required, but is advisable in any application involving long input wires or high source impedance. Connecting a µf capacitor from IN to ground reduces the circuit s sensitivity to PC board layout. If a larger value output capacitor is used, then a larger value input capacitor is also recommended. NOISE REDUCTION A noise reduction capacitor (CNR) can be used, as shown in Figure 24, to further reduce the noise by 6 db to db (Figure 22). Low leakage capacitors in the pf to nf range provide the best performance. Since the noise reduction pin, NR, is internally connected to a high impedance node, any connection to this node should be made carefully to avoid noise pickup from external sources. The pad connected to this pin should be as small as possible, and long PC board traces are not recommended. When adding a noise reduction capacitor, maintain a minimum load current of ma when not in shutdown. It is important to note that as CNR increases, the turn-on time will be delayed. With NR values greater than nf, this delay may be on the order of several milliseconds. C NR 5 NR OUT 3 7 IN OUT 2 Data Sheet THERMAL OVERLOAD PROTECTION The is protected against damage from excessive power dissipation by its thermal overload protection circuit, which limits the die temperature to a maximum of 65 C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where die temperature starts to rise above 65 C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced. Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 5 C. CALCULATING JUNCTION TEMPERATURE Device power dissipation is calculated as follows: PD = (VIN VOUT)ILOAD + (VIN)IGND Where ILOAD and IGND are load current and ground current, and VIN and VOUT are input and output voltages, respectively. Assuming ILOAD = 4 ma, IGND = 4 ma, VIN = 5. V, and VOUT = 3.3 V, device power dissipation is PD = (5 V 3.3 V)4 ma + 5. V(4 ma) = 7 mw The junction temperature can be calculated from the power dissipation, ambient temperature, and package thermal resistance. The thermal resistance is a function not only of the package, but also of the circuit board layout. Standard test conditions are used to determine the values published in this data sheet, but actual performance will vary. For an LFCSP-8 package mounted on a standard 4-layer board, θja is 48 C/W. In the above example, where the power dissipation is 7 mw, the temperature rise above ambient will be approximately equal to TJA =.7 W 48 C/W = 33.6 C To limit the maximum junction temperature to 5 C, the maximum allowable ambient temperature will be TAMAX = 5 C 33.6 C = 6.4 C In this case, the resulting ambient temperature limitation is above the maximum allowable ambient temperature of 85 C. V IN C IN µf + 8 IN ON OFF SD 6 OUT GND 4 + V OUT C OUT µf 47--2 Figure 24. Typical Application Circuit Rev. D Page of 6

Data Sheet PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS All surface-mount packages rely on the traces of the PC board to conduct heat away from the package. Use the following general guidelines when designing printed circuit boards to improve both electrical and thermal performance.. Keep the output capacitor as close as possible to the output and ground pins. 2. Keep the input capacitor as close as possible to the input and ground pins. 3. PC board traces with larger cross sectional areas will remove more heat from the. For optimum heat transfer, specify thick copper and use wide traces. 4. It is not recommended to use solder mask or silkscreen on the PCB traces adjacent to the s pins, since doing so will increase the junction-to-ambient thermal resistance of the package. 5. Use additional copper layers or planes to reduce the thermal resistance. When connecting to other layers, use multiple vias, if possible. LFCSP LAYOUT CONSIDERATIONS The LFCSP package has an exposed die paddle on the bottom, which efficiently conducts heat to the PCB. In order to achieve the optimum performance from the LFCSP package, special consideration must be given to the layout of the PCB. Use the following layout guidelines for the LFCSP package. 2 VIAS,.25 35µm PLATING.3.5.73.4.9 3.36.8.9 2.36 Figure 25. 3 mm 3 mm LFCSP Pad Pattern (Dimensions shown in millimeters). The pad pattern is given in Figure 25. The pad dimension should be followed closely for reliable solder joints, while maintaining reasonable clearances to prevent solder bridging. 47--24 2. The thermal pad of the LFCSP package provides a low thermal impedance path (approximately 2 C/W) to the PCB. Therefore, the PCB must be properly designed to effectively conduct heat away from the package. This is achieved by adding thermal vias to the PCB, which provide a thermal path to the inner or bottom layers. See Figure 25 for the recommended via pattern. Note that the via diameter is small to prevent the solder from flowing through the via and leaving voids in the thermal pad solder joint. Also, note that the thermal pad is attached to the die substrate, so the thermal planes to which the thermal vias connect must be electrically isolated or tied to VIN. Do NOT connect the thermal pad to ground. 3. The solder mask opening should be about 2 µ (4.7 mils) larger than the pad size, resulting in a minimum 6 µm (2.4 mils) clearance between the pad and the solder mask. 4. The paste mask opening is typically designed to match the pad size used on the peripheral pads of the LFCSP package. This should provide a reliable solder joint as long as the stencil thickness is about.25 mm. The paste mask for the thermal pad needs to be designed for the maximum coverage to effectively remove the heat from the package. However, due to the presence of thermal vias and the size of the thermal pad, eliminating voids may not be possible. 5. The recommended paste mask stencil thickness is.25 mm. A laser cut stainless steel stencil with trapezoidal walls should be used. A No Clean Type 3 solder paste should be used for mounting the LFCSP package. Also, a nitrogen purge during the reflow process is recommended. 6. The package manufacturer recommends that the reflow temperature should not exceed 22 C and the time above liquidus is less than 75 seconds. The preheat ramp should be 3 C/second or lower. The actual temperature profile depends on the board density and must be determined by the assembly house as to what works best. SHUTDOWN MODE Applying a TTL high signal to the shutdown (SD) pin or tying it to the input pin, turns the output ON. Pulling SD down to.4 V or below, or tying it to ground, turns the output OFF. In shutdown mode, quiescent current is reduced to a typical value of na. Rev. D Page of 6

Data Sheet OUTLINE DIMENSIONS 3. 3. SQ 2.9.84.74.64.5 BSC 5 8 PIN INDEX AREA TOP VIEW.5.4.3 EXPOSED PAD 4 BOTTOM VIEW.55.45.35 PIN INDICATOR (R.5).8.75.7 SEATING PLANE.3.25.2.5 MAX.2 NOM COPLANARITY.8.23 REF COMPLIANT TOJEDEC STANDARDS MO-229-WEED FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. Figure 26. 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] 3 mm 3 mm Body, Very Very Thin, Dual Lead (CP-8-3) Dimensions shown in millimeters 2-7-2-A 3.2 3. 2.8 3.2 3. 2.8 8 5 4 5.5 4.9 4.65 PIN IDENTIFIER.65 BSC.95.85.75.5.5 COPLANARITY..4.25. MAX 6 5 MAX.23.9 COMPLIANT TO JEDEC STANDARDS MO-87-AA.8.55.4 Figure 27. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters 79-B Rev. D Page 2 of 6

Data Sheet ORDERING GUIDE Model Output Voltage (V) 2 Temperature Range Package Description Package Option Branding 3 ACPZ-.8-R7.8 4 C to +85 C 8-Lead LFCSP_WD CP-8-3 LG ACPZ-2.5-R7 2.5 4 C to +85 C 8-Lead LFCSP_WD CP-8-3 LH ACPZ-2.85R7 2.85 4 C to +85 C 8-Lead LFCSP_WD CP-8-3 LJ ACPZ-3.3-R7 3.3 4 C to +85 C 8-Lead LFCSP_WD CP-8-3 LK ACPZ-3.3-RL 3.3 4 C to +85 C 8-Lead LFCSP_WD CP-8-3 LK ACPZ-5-R7 5 4 C to +85 C 8-Lead LFCSP_WD CP-8-3 LL ARMZ-.8-R7.8 4 C to +85 C 8-Lead MSOP RM-8 LFA ARMZ-.8-RL.8 4 C to +85 C 8-Lead MSOP RM-8 LFA ARMZ-2.5-RL 2.5 4 C to +85 C 8-Lead MSOP RM-8 LFC ARMZ-2.5RL7 2.5 4 C to +85 C 8-Lead MSOP RM-8 LFC ARMZ-2.85R7 2.85 4 C to +85 C 8-Lead MSOP RM-8 LFD ARMZ-2.85RL 2.85 4 C to +85 C 8-Lead MSOP RM-8 LFD ARMZ-3.3-RL 3.3 4 C to +85 C 8-Lead MSOP RM-8 LFE ARMZ-3.3RL7 3.3 4 C to +85 C 8-Lead MSOP RM-8 LFE ARMZ-5-R7 5 4 C to +85 C 8-Lead MSOP RM-8 LFF ARMZ-5-REEL 5 4 C to +85 C 8-Lead MSOP RM-8 LFF Z = RoHS Compliant Part. 2 For additional voltage options, contact a local sales or distribution representative. 3 Z = RoHS Compliant Parts have a "#" marked on the device preceding the date code. Rev. D Page 3 of 6

Data Sheet NOTES Rev. D Page 4 of 6

Data Sheet NOTES Rev. D Page 5 of 6

Data Sheet NOTES 2 23 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D47--/3(D) Rev. D Page 6 of 6