PULSE CONTROLLED INVERTER

Similar documents
AN2123 Application Note

AN2002 APPLICATION NOTE

74AC10B TRIPLE 3-INPUT NAND GATE

74AC00B QUAD 2-INPUT NAND GATE

74ACT00B QUAD 2-INPUT NAND GATE

M74HC51TTR DUAL 2 WIDE 2 INPUT AND/OR INVERT GATE

Obsolete Product(s) - Obsolete Product(s)

M74HC10TTR TRIPLE 3-INPUT NAND GATE

74V1T07CTR SINGLE BUFFER (OPEN DRAIN)

74AC244B OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (NON INVERTED)

AN1508 APPLICATION NOTE STLC1: A COMPLETE SOLUTION FOR LED LAMP DRIVING IN MOTORCYCLE APPLICATIONS

74LVQ11TTR TRIPLE 3-INPUT AND GATE

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s)

74ACT240TTR OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (INVERTED)

AN457 APPLICATION NOTE

Obsolete Product(s) - Obsolete Product(s)

M74HCT02TTR QUAD 2-INPUT NOR GATE

Obsolete Product(s) - Obsolete Product(s)

M74HC4049TTR HEX BUFFER/CONVERTER (INVERTER)

Value Unit I T(RMS) RMS on-state current A A Tj = 25 C I FSM current (Tj initial = 25 C)

AN1387 APPLICATION NOTE APPLICATION OF A NEW MONOLITHIC SMART IGBT IN DC MOTOR CONTROL FOR HOME APPLIANCES

74VHCT244ATTR OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (NON INVERTED)

74ACT157TTR QUAD 2 CHANNEL MULTIPLEXER

AN1263 APPLICATION NOTE

Obsolete Product(s) - Obsolete Product(s)

74AC541B OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (NON INVERTED)

AN1007 APPLICATION NOTE L BASED SWITCHER REPLACES MAG AMPS IN SILVER BOXES

Obsolete Product(s) - Obsolete Product(s)

74AC257B QUAD 2 CHANNEL MULTIPLEXER (3-STATE)

74ACT541TTR OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (NON INVERTED)

74VHC20 DUAL 4-INPUT NAND GATE

LM134 LM234 - LM334 THREE TERMINAL ADJUSTABLE CURRENT SOURCES

Obsolete Product(s) - Obsolete Product(s)

74LVX05 LOW VOLTAGE CMOS HEX INVERTER (OPEN DRAIN) WITH 5V TOLERANT INPUTS

STX93003 HIGH VOLTAGE FAST-SWITCHING PNP POWER TRANSISTOR

Obsolete Product(s) - Obsolete Product(s)

74VHC08 QUAD 2-INPUT AND GATE

74V1T00CTR SINGLE 2-INPUT NAND GATE

Obsolete Product(s) - Obsolete Product(s)

STD10NF10 N-CHANNEL 100V Ω - 13A IPAK/DPAK LOW GATE CHARGE STripFET II POWER MOSFET

74LVX04TTR LOW VOLTAGE CMOS HEX INVERTER WITH 5V TOLERANT INPUTS

Obsolete Product(s) - Obsolete Product(s)

74LVX132TTR LOW VOLTAGE CMOS QUAD 2-INPUT SCHMITT NAND GATE WITH 5V TOLERANT INPUTS

Obsolete Product(s) - Obsolete Product(s)

STEVAL-ISA005V1. 1.8W buck topology power supply evaluation board with VIPer12AS. Features. Description. ST Components

74V1G00CTR SINGLE 2-INPUT NAND GATE

74LX1G132CTR SINGLE 2-INPUT SCHMITT NAND GATE

74VHCT00ATTR QUAD 2-INPUT NAND GATE

Obsolete Product(s) - Obsolete Product(s)

74AC74B DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

74LVQ14 LOW VOLTAGE CMOS HEX SCHMITT INVERTER

M74HCT244TTR OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (NON INVERTED)

74VHCT16244ATTR 16-BIT BUS BUFFER WITH 3-STATE OUTPUTS (NON INVERTED)

NE556 SA556 - SE556 GENERAL PURPOSE DUAL BIPOLAR TIMERS

-55 to 175 C T j ( ) Pulse width limited by safe operating area.

HCF4041UB QUAD TRUE/COMPLEMENT BUFFER

HCF40107B DUAL 2-INPUT NAND BUFFER/DRIVER

Obsolete Product(s) - Obsolete Product(s)

74LCX244TTR LOW VOLTAGE CMOS OCTAL BUS BUFFER (3-STATE) WITH 5V TOLERANT INPUTS AND OUTPUTS

Obsolete Product(s) - Obsolete Product(s)

74LX1G04BJR LOW VOLTAGE CMOS SINGLE INVERTER WITH 5V TOLERANT INPUT

Obsolete Product(s) - Obsolete Product(s)

AN1476 APPLICATION NOTE

74V1T126CTR SINGLE BUS BUFFER (3-STATE)

M74HC4518TTR DUAL DECADE COUNTER

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s)

STSR30 SYNCHRONOUS RECTIFIER SMART DRIVER FOR FLYBACK

STD12NF06L N-CHANNEL 60V Ω - 12A IPAK/DPAK STripFET II POWER MOSFET

STGP10NB60SD. N-CHANNEL 10A - 600V - TO-220 Low Drop PowerMESH IGBT. General features. Description. Internal schematic diagram.

MMBT2222A SMALL SIGNAL NPN TRANSISTOR

74LVC244ATTR LOW VOLTAGE CMOS QUAD BUS BUFFERS (3-STATE) HIGH PERFORMANCE

74VHC174 HEX D-TYPE FLIP FLOP WITH CLEAR

QUAD BILATERAL SWITCH FOR TRANSMISSION OR MULTIPLEXING OF ANALOG OR DIGITAL SIGNALS

74LVQ280 9 BIT PARITY GENERATOR

L6571AD L6571BD HIGH VOLTAGE HALF BRIDGE DRIVER WITH OSCILLATOR


74ACT00 QUAD 2-INPUT NAND GATE

Obsolete Product(s) - Obsolete Product(s)

STD20NF06L N-CHANNEL 60V Ω - 24A DPAK/IPAK STripFET II POWER MOSFET

74LCX00TTR LOW VOLTAGE CMOS QUAD 2-INPUT NAND GATE WITH 5V TOLERANT INPUTS

A HIGH EFFICIENCY, MIXED-TECHNOLOGY MOTOR DRIVER

74V1G79CTR SINGLE POSITIVE EDGE TRIGGERED D-TYPE FLIP-FLOP

74AC20M DUAL 4-INPUT NAND GATE

Obsolete Product(s) - Obsolete Product(s)

ESM3030DV NPN DARLINGTON POWER MODULE

USING THE L6204, A BIPOLAR STEPPER AND DC MOTOR DRIVER IN BCD TECHNOLOGY

AN2170 APPLICATION NOTE MOSFET Device Effects on Phase Node Ringing in VRM Power Converters INTRODUCTION

STD17NF03L N-CHANNEL 30V Ω - 17A - DPAK/IPAK STripFET POWER MOSFET

HCF4010B HEX BUFFER/CONVERTER (NON INVERTING)

Obsolete Product(s) - Obsolete Product(s)

AN APPLICATION NOTE

Obsolete Product(s) - Obsolete Product(s)

74VHC132 QUAD 2-INPUT SCHMITT NAND GATE


Obsolete Product(s) - Obsolete Product(s)

74V1G77CTR SINGLE D-TYPE LATCH

Transcription:

APPLICATION NOTE PULSE CONTROLLED INVERTER by J. M. Bourgeois ABSTRACT With the development of insulated gate transistors, interfacing digital control with a power inverter is becoming easier and less expensive. This paper presents a new interface concept that takes advantage of digital based control to reduce the cost of the digital-to-power interface. The interface is greatly simplified by allowing the digital control to carry out a large part of the interface functions. This is one of the cheapest solutions available today and it has potential for further cost reduction. A proposal for a Brushless DC Permanent Magnet motor drive is examined, although the technique can be easily applied to UPS or AC motor drives. 1. INTRODUCTION Power MOSFETs and IGBTs, with their simple gate drive, make the design of DC/AC inverters relatively easy. For designers, the major problem is now to reduce the system cost while keeping the performance level high. More difficult is the choice of the signalpower interface circuit from the variety of solutions available. For this type of circuit to be cost effective the design must use few components and cheap silicon technologies. This paper proposes such an optimized interface based on a pulse control technique. AN522/1093 1/6

2. THE STATE OF THE ART Digital controller based control circuits increasingly form the heart of high voltage/high frequency DC/AC inverters. As the cost of the interface is significant, keeping it to a minimum is a key issue. There are a number of methods of interfacing the controller to the power stage, which has a lower and an upper level - see figure1. Figure 1: Upper and lower levels of power stage shrink technology in the future, as the silicon area for this type of product is mainly defined by the size of insulation rings and buffer output current capability. Moreover, they required floating auxiliary power supplies as bootstrap or charge pump circuits. b) the second technique consists of using a high frequency transformer interfacing each upper gate drive with the digital controller. The primary circuit is driven with a 1Mhz carrier, the secondary circuit rectifying this carrier to charge or discharge the Power MOSFET gate (see reference [1]). Generally the interface with the lower level is easy to design, as the gate-emitter/gatedrain drive voltage of the transistors is referenced to ground, as are the controller output voltages. However, upper level transistors are connected to the high side of the motor, and so their emitter/drain voltages (voltage V1 in figure 1) float. This means that there is a large difference in the voltage levels required for their drive and the output level of the digital controller, and so some form of isolation is required. The conventional solutions to this problem are as follows: a) use of high voltage integrated circuit technology. This technique is at present expensive and cannot benefit from c) the third technique exploits the opportunity of using the power MOSFET input capacitance as an ON state memory, the OFF state memory using another auxiliary capacitor. Then signals are no more provided continuously (see reference2). Then the pulse transformer requires fewer turns than with the second proposal. Consequently this pulse transformer is small and versions are available for use with surface mounting techniques. If cost prevails, the very small operating duty cycle of this pulse transformer can allow construction using tracks on a Printed Circuit Board as its windings. 3. PULSE CONTROLLED INVERTER The major feature of this inverter is that the upper level interface is controlled by pulses in such a way that the gate drive is inexpensive and the pulse transformer can be implemented with PCB track windings. This technique is amongst the cheapest available at present and has the advantage of being able to benefit from the trend to digital integration. 2/6

3.1 Drive Circuit capacitance. During this negative pulse, the impedance across gate and source is Because of its very small operating duty defined by the series resistance. cycle the interface is able to use a pulse The primary circuit requires only buffers to transformer built with a few turns around a boost the digital signals to a current/voltage small ferrite core. Triple transformer level compatible with the power MOSFET versions are now available in a plastic gate. package for automatic assembly. This An interface like this does not require a transformer provides reliable, low floating auxiliary supply, nor does it limit capacitance isolation between the control the duty cycle which in this case has a section and the upper level floating gate pulse time of typically 500ns. Consequently drive. It is used to transfer both energy the minimum ON and OFF times are about and signals to the upper gate drive. 500ns. The transformer secondary circuit is The sustaining voltage is determined by simplified, consisting of a zener diode and the pulse transformer which means that it a series resistor (see figure 2). can easily be much higher than the sustaining voltage of the power switches Figure 2: Basic secondary circuit themselves. The same goes for the dv/dt immunity. The total gate drive efficiency is unmatched due to the low transformer operation duty cycle and the non dissipative secondary circuit. The switching sequence is as follows: - a positive pulse (ON pulse) applied to the transformer primary charges the gate through the zener diode. The resistance limits the charging current thus adjusting the switching time. The gate-to-source capacitance C GE is used as a switch ON state memory. - after the positive pulse a short circuit is applied across the primary transformer and the gate remains charged, as the zener diode is reverse biased. -switching off requires the application of a negative pulse (OFF pulse) to overcome the zener voltage and discharge the gate 3.2 Digital controller features The digital controller acts as a pulse generator providing two outputs (ON and OFF) for each upper switch and the direct gate drive for the lower switches. For high frequency operation, a typical pulse duration is less than 1 microsecond. For a three phase application, nine outputs are dedicated to the inverter drive; the digital controller generates three conventional output signals for the lower gate drives, the six others generating ON or OFF pulses for the upper gate drives. Pulse timing In bridge configuration, the upper switches are subject to dv/dt stresses during the commutation. To avoid cross-conduction, a low impedance must be applied across gate and source during a dv/dt. Considering the secondary circuit shown fig.2, this condition requires the application 3/6

of a negative pulse across the transformer during each critical dv/dt. Figure 3 shows an example of such a timing for a three phase AC motor drive. Transistor T1 is operated by channels T1-on and T1-off. T1-on corresponds to the positive pulses applied across the pulse transformer primary to switch on T1. T1-off corresponds to the negative pulses turning off T1. These negative pulses are applied to switch off T1 at the appropriate point in the switching sequence, and also each time another transistor switches during the off period of T1, to prevent spurious turn-on. 4. USING A PULSED CONTROLLED INVERTER IN A BRUSHLESS PM DC MOTOR DRIVE Figure 3: Inverter pulse timing T1 on T1 off T3 on T3 off T5 on T5 off T2 T4 T6 Figure 4 shows the block diagram of a DC PM brushless motor drive using this technique. The inverter uses six STGW20N50D TO-247 packages housing Figure 4: DC PM brushless motor drive bloc schematic Pulse transformer T1 T3 T5 mono stable ST62xx mono stable D latch D latch T2 T4 T6 D latch + enable/alarm current sense current Amp. 4/6

an IGBT and a discrete anti-parallel diode. The two devices are rated at 40A with T c = 25 o C and 20A with T c = 90 o C). The triple pulse transformer is fully integrated in a plastic package (23Z284 from FEE-FIL-MAG Corp.). Nine push-pull buffers are required to interface the digital circuit with the power stage. The dedicated TD300/310 triple channel buffer is the ideal solution for interfacing the digital IC with these transformers. The digital circuit is made of a low cost 8 bit CMOS micro-controller and a few logic gates. This ST6292 integrates 4kROM, 128bytes of RAM, 48 bytes of EEPROM, 21 fully software programmable I/O, one general purpose timer, one auto reload timer and one watchdog timer. The micro-controller generates one PWM signal and six phase signals. Three of these are directly applied to the lower level buffers via a latch (see figure 5). Figure 5: 120 degree 3 phase commutation signals Figure 6: - when the upper switch has to be kept OFF (non activated phase), the PWM signal is processed in two OFF pulses via the OFF channel (see figure 7). Figure 7: Basic PWM signal ON channel signal OFF channel signal Basic PWM signal ON channel (unoperated) OFF channel (a) (b) (c) (a) (b) The three other phase signals are used to direct the PWM signal to the appropriate upper power switch to perform the current control. To operate the pulse transformers, this PWM signal is processed and only pulses are applied to the upper level buffer as following: - figure 6 shows the PWM signal and the corresponding ON and OFF pulses driving the transformer buffer to turn ON/OFF the floating switches. Inputs of the transformer buffers are called channel ON and channel OFF. (c) - when the lower switch is turned ON, there is a risk of cross conduction. At this point, the OFF channel generates a pulse synchronized with the phase signal in order to keep a low impedance across the gate and the source of the floating switch to prevent spurious turn-on (see figure 8). 5/6

Figure 8: Low level phase commutation (inverted) OFF channel (synchronized) ON channel (unoperated) This pulse controlled inverter has been successfully operated in DC PM brushless motor drive with the previous circuit and AC squirrel cage motor drive using a thru-sinusoidal control performed with a ST9 micro-controller. When low inductance packages are used, it is a very effective and cheap solution. It can be easily implemented with Power MOSFET or IGBT in ISOTOP package, in applications up to 10kW. 5. CONCLUSION This pulse controlled inverter has been designed for AC and DC brushless motor drives, but it is also suitable for UPS. It has the potential to reduce the digital to power interface cost while providing excellent performance. Driving Power MOSFET transistors by means of pulses only requires a cheap transformer and standard ICs resulting in a more cost effective solution. This particular example takes advantage of a low cost ST6 micro-controller for large volume applications. In such a case product cost prevails on design time consideration, making this solution attractive. REFERENCES 1 Novel protection and gate drivers for MOSFETs used in bridge-leg configurations. SGS-THOMSON Microelectronics - Application note 2 A new isolated gate drive for power MOSFETs and IGBTs. SGS-THOMSON Microelectronics - Proceedings, EPE Firenze / 1991 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a trademark of STMicroelectronics 1999 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com 6/6