HHHHHH. United States Patent (19) 11 Patent Number: 5,079,455. McCafferty et al. tor to provide a negative feedback path for charging the

Similar documents
United States Patent (19) Ohta

United States Patent (19) Price, Jr.

United States Patent (19) Wrathal

us/ (12) Patent Application Publication (10) Pub. No.: US 2008/ A1 (19) United States / 112 / 108 Frederick et al. (43) Pub. Date: Feb.

United States Patent (19) Archibald

(12) United States Patent

United States Patent (19) Glennon et al.

United States Patent (19)

United States Patent (19) Morris

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

II I III. United States Patent (19) Johnson, Jr. 73 Assignee: Exide Electronics Corporation,

USOO A United States Patent (19) 11 Patent Number: 5,892,398 Candy (45) Date of Patent: Apr. 6, 1999

Alexander (45) Date of Patent: Mar. 17, 1992

United States Patent (19) Schnetzka et al.

United States Patent (19) Rousseau et al.

United States Patent (19) Harnden

United States Patent (19) Onuki et al.

United States Patent (19) Curcio

United States Patent (19) Nilssen

(12) United States Patent (10) Patent No.: US 6,337,722 B1

USOO A United States Patent (19) 11 Patent Number: 5,889,643 Elms (45) Date of Patent: Mar. 30, 1999

(12) United States Patent (10) Patent No.: US 6,815,941 B2. Butler (45) Date of Patent: Nov. 9, 2004

(12) United States Patent (10) Patent No.: US B2. Chokkalingam et al. (45) Date of Patent: Dec. 1, 2009

United States Patent (19) 11) 4,163,947

72 4/6-4-7 AGENT. Sept. 10, 1963 R. P. SCHNEIDER ETAL 3,103,617. Filed May 6, 1958 PHLP E. SHAFER WOLTAGE REGULATION WITH TEMPERATURE COMPENSATION

4,695,748 Sep. 22, 1987

(12) United States Patent (10) Patent No.: US 6,512,361 B1

July 18, 1967 T. W. MOORE 3,331,967 TIME DELAY CIRCUIT EMPLOYING SCR CONTROLLED BY TIMING-CAPACITOR HAVING PLURAL CURRENT

(12) United States Patent (10) Patent No.: US 6,765,374 B1

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1

United States Patent (19)

(12) United States Patent

USOO A United States Patent (19) 11 Patent Number: 5,534,804 Woo (45) Date of Patent: Jul. 9, 1996

(12) United States Patent

(12) United States Patent (10) Patent No.: US 8,080,983 B2

14 torney. Jan. 30, 1968 D. C. CONNOR 3,366,871. Azza CCWoe idwolds had S BY. Filed March 29, 1965 OWERLOAD AND SHORT-CIRCUIT PROTECTION FOR WOLTAGE

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1. Muza (43) Pub. Date: Sep. 6, 2012 HIGH IMPEDANCE BASING NETWORK (57) ABSTRACT

(12) United States Patent (10) Patent No.: US 6,970,124 B1. Patterson (45) Date of Patent: Nov. 29, 2005

:2: E. 33% ment decreases. Consequently, the first stage switching

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1

United States Patent (19)

twcc United States Patent (19) Schwarz et al. 11) 4,439,743 45) Mar. 27, Claims, 9 Drawing Figures

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) United States Patent

(51) Int. Cl... HoH 316 trolling a state of conduction of AC current between the

(12) United States Patent

11 Patent Number: 5,874,830 Baker (45) Date of Patent: Feb. 23, ADAPTIVELY BAISED VOLTAGE OTHER PUBLICATIONS

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) United States Patent (10) Patent No.: US 6, 177,908 B1

United States Patent (19) Evans

in-s-he Gua (12) United States Patent (10) Patent No.: US 6,388,499 B1 (45) Date of Patent: May 14, 2002 Vddint : SFF LSOUT Tien et al.

(12) Patent Application Publication (10) Pub. No.: US 2002/ A1

3.1 vs. (12) Patent Application Publication (10) Pub. No.: US 2002/ A1. (19) United States FB2 D ME VSS VOLIAGE REFER

(12) (10) Patent No.: US 7, B2. Drottar (45) Date of Patent: Jun. 5, 2007

(12) United States Patent

USOO513828OA. United States Patent (19) 11 Patent Number: 5,138,280. Gingrich et al. (45) Date of Patent: Aug. 11, 1992

Si,"Sir, sculptor. Sinitialising:

(12) United States Patent

llllllllllllllillllllllllllllllllllllllllllllll1 llllllllllllllllllllllll

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

EA CE. R.I.O.C. 6 so that the drive signal is not influenced by an output

??? O] ?RT, Dec. 5, ,356,927 REGULATED POWER SUPPLY CIRCUIT B. BARRON. Filed June l, 1964 BENAMEN BARRON 62) 2. Sheets-Sheet 1 INVENTOR

IIIHIIIHIIII. United States Patent (19) 5,172,018. Dec. 15, ) Patent Number: 45) Date of Patent: Colandrea et al.

III. I. United States Patent (19) 11 Patent Number: 5,121,014. Huang

(12) United States Patent (10) Patent No.: US 6,433,976 B1. Phillips (45) Date of Patent: Aug. 13, 2002

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1

Br 46.4%g- INTEGRATOR OUTPUT. Feb. 23, 1971 C. A. WALTON 3,566,397. oend CONVERT CHANNEL SELEC +REF. SEL ZERO CORRECT UNKNOWN SCNAL INT.

III. United States Patent (19) Ashe. 5,495,245 Feb. 27, OTHER PUBLICATIONS Grebene, Bipolar and MOS Analog Integrated Circuit

(12) Patent Application Publication (10) Pub. No.: US 2004/ A1

United States Patent 19 Anderson

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1. Luo et al. (43) Pub. Date: Jun. 8, 2006

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1. KM (43) Pub. Date: Oct. 24, 2013

III IIIIHIIII. United States Patent 19 Mo. Timing & WIN. Control Circuit. 11 Patent Number: 5,512, Date of Patent: Apr.

(12) United States Patent (10) Patent No.: US 6,353,344 B1

United States Patent (19) Smith et al.

(12) United States Patent (10) Patent No.: US 6,774,758 B2

United States Patent (19 11 Patent Number: 5,592,073 Redlich 45) Date of Patent: Jan. 7, 1997

(12) United States Patent (10) Patent No.: US 7, B2. Maheshwari (45) Date of Patent: Apr. 8, 2008

(12) Patent Application Publication (10) Pub. No.: US 2002/ A1

(12) United States Patent (10) Patent No.: US 8,228,693 B2

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

4,994,874 Feb. 19, 1991

USOO A United States Patent (19) 11 Patent Number: 5,512,817. Nagaraj (45) Date of Patent: Apr. 30, 1996

USOO A. United States Patent (19) 11 Patent Number: 5,272,450 Wisherd (45) Date of Patent: Dec. 21, 1993

(12) United States Patent (10) Patent No.: US 7,560,992 B2

(12) United States Patent (10) Patent No.: US 7,557,649 B2

(12) United States Patent

(12) United States Patent (10) Patent No.: US 7,009,450 B2

United States Patent (19)

LOADVD. United States Patent (19) Zommer. 5,063,307 Nov. 5, (11 Patent Number: (45) Date of Patent:

rectifying smoothing circuit

United States Patent Cubert

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

the sy (12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States (43) Pub. Date: Jan. 29, 2015 slope Zero-CIOSSing

(12) United States Patent

--: ; f. United States Patent (19) Cook. (11) 3,765,391 (45) Oct. 16, "Popular Electronics' Transistor Ignition June, 1964.

United States Patent (19) Lee

1-7-7 / H. United States Patent (19) Furman. 11) Patent Number: 5,227,677 45) Date of Patent: Jul. 13, 1993

Transcription:

United States Patent (19) McCafferty et al. (54. SURGE CURRENT-LIMITING CIRCUIT FOR A LARGE-CAPACITANCE LOAD 75 Inventors: Lory N. McCafferty; Raymond K. Orr, both of Kanata, Canada 73) Assignee: Northern Telecom Limited, Montreal, Canada 21 Appl. No.: 551,111 (22 Filed: Jul. 11, 1990 51 Int. Cl... H03K 5/08; G05F 1/56 52 U.S. Cl.... 7/568; 7/555; 7/363; 7/296.1; 361/11 58 Field of Search... 7/362,363, 540, 546, 7/547, 548,553,554, 555,568, 296.1, 272.3; 361/10, 11, 31, 57, 2 (56) References Cited U.S. PATENT DOCUMENTS 3,568,043 3/1971 Rabus... 7/540 3,870,905 3/1975 Chikazawa 7/296.1 4,254,347 3/1981 Ray... 7/296.1 HHHHHH USO05079455A 11 Patent Number: (45) Date of Patent: Jan. 7, 1992 Primary Examiner-John Zazworsky Attorney, Agent, or Firm-R. John Haley (57 ABSTRACT A circuit for limiting switch-on surge current to a load including a large capacitance includes a MOSFET whose controlled path is connected in series with the capacitance across power supply terminals. A resistor and a capacitor, having a relatively small capacitance, are also connected in series with the controlled path, and a junction between the resistor and capacitor is connected to a gate of the MOSFET via a further resis tor to provide a negative feedback path for charging the load capacitance with a constant current when power is applied. A further capacitor prevents initial turn-on of the MOSFET, and a zener diode limits the gate voltage. An alternative arrangement using a differential ampli fier is described. The resistive part of the load can be connected in parallel with the load capacitance, or to the power supply terminals for which it can be sepa rately switched in dependence upon the gate voltage. 11 Claims, 2 Drawing Sheets

U.S. Patent Jan. 7, 1992 Sheet 1 of 2 Fig. 1

U.S. Patent Jan. 7, 1992 Sheet 2 of 2 INPUT VOLTAGE INPUT CURRENT 34 t1. t2 t3 LOAD VOLTAGE GATE SOURCE VOLTAGE Fig. 2

1. SURGE CURRENT-LIMITING CIRCUIT FOR A LARGE-CAPACITANCE LOAD This invention relates to a circuit for limiting current surges on switching on power to a load which includes a large capacitance. BACKGROUND OF THE INVENTION It is well known that, when a load having a capacitive component is connected to a source of power, there is a transient high current flow, or current surge, associated with the charging of this capacitive component to the voltage of the power source. In the absence of any current limiter, the magnitude of the surge is dependent upon the source impedance, which is usually low. With increasingly large capacitances being used, for example for effective supply voltage smoothing purposes, there is an increasingly large energy transient during the cur rent surge. Where, as is common in electronic equipment, a sin gle power source is used to supply power to several loads, each of which may comprise a switching power supply, circuitry on a large printed circuit card, etc. with its own large smoothing capacitors, the current surge which occurs on connection or switch-on of power to one load can adversely affect the power source to such an extent that reliable operation of other loads is jeopardized. In addition, large current surges impose undesirable stresses on components such as fuses and wiring, and particularly connectors which may be subject to arcing. Accordingly, it is known to limit the switch-on surge current in various ways. In one known method of limit ing the surge current, a resistor with a negative temper ature coefficient of resistance and a significant thermal time constant is connected in series with the load. On switch-on of power when the resistor is cold, its resis tance limits the surge current, and as the resistor be comes hot in operation its resistance, and hence its power dissipation, falls. However, this simple arrange ment is ineffective if the resistor is hot when the power is switched on. Power losses in the resistor, while being reduced in normal operation, may still be unacceptably high. An alternative is to connect an inductor, which can be designed to provide very little power loss, in series with the load. However, in electronic circuits the neces sary size and cost of such an inductor generally make this alternative undesirable. A further alternative is to connect a resistor in series with the load to limit the current on power switch-on, and to connect a switch provided by relay contacts or a power transistor in parallel with the resistor to bypass it when the switch is closed. Closing of the switch is ef fected either after a fixed delay which is greater than the current surge period, or in response to the surge current falling below a threshold level. Such an ar rangement may involve either an undesirably long delay or undesirably complicated or sensitive control circuitry for the switch. An object of this invention, therefore, is to provide an improved current limiting circuit for a load including a large capacitance. SUMMARY OF THE INVENTION According to this invention there is provided a cur rent limiting circuit for a load including a large capaci 5 O 15 20 25 35 45 50 55 65 2 tance, comprising: two terminals for connection to a power source; a transistor having a controlled path and a high impedance control input; a resistor; a capacitor having a capacitance much less than the load capaci tance, the resistor, capacitor, and controlled path of the transistor being connected in series between the two terminals; means for connecting the load capacitance in parallel with the series-connected resistor and capaci tor; and control means coupled between a junction between the series-connected resistor and capacitor and the control input of the transistor for controlling the transistor to supply a substantially constant current to the load capacitance in response to power being sup plied to the terminals. The transistor is preferably a MOSFET. In one em bodiment of the invention the control means comprises a differential amplifier (50) responsive to differences between a voltage at the junction between the series connected resistor and capacitor and a reference volt age for controlling the MOSFET. In another, simpler, embodiment of the invention the control means com prises a second resistor connected between the junction and a gate of the MOSFET constituting the control input, the second resistor having a resistance which is much less than that of the first resistor, and a second capacitor connected between the gate of the MOSFET and that one of the terminals to which the controlled path of the MOSFET is connected, the second capaci tor having a capacitance which is significantly larger than the capacitance of the first capacitor. In the latter embodiment, preferably a zener diode is connected in parallel with the second capacitor to limit the gate voltage of the MOSFET to permitted levels. The invention also extends to the combination of a current limiting circuit as recited above with a load including said, large capacitance and a resistance, the load capacitance being connected in series with the controlled path of the transistor. The load resistance can be connected either in parallel with the load capaci tance, so that its current is conducted via the transistor, or it can be connected to the terminals. In the latter case the combination advantageously includes switching means for interrupting the connectidin of the load resis tance to the terminals until the load capacitance is charged, such switching means for example comprising means responsive to a voltage at the gate of the MOS FET. BRIEF OESCRIPTION OF THE DRAWINGS The invention will be further understood from the following description with reference to the accompany ing drawings, in which similar references are used in different figures to denote similar components and in which: FIG. 1 is a circuit diagram illustrating a load and a current limiting circuit in accordance with an embodi ment of the invention; FIG. 2 illustrates voltage and current characteristics with reference to which the operation of the circuit of FIG. 1 is explained; FIG. 3 is a circuit diagram illustrating a load and a current limiting circuit in accordance with another embodiment of the invention; and FIG. 4 is a circuit diagram illustrating a load and a current limiting circuit in accordance with a further embodiment of the invention.

3 DESCRIPTION OF THE PREFERRED EMBODIMENTS Referring to FIG. 1, positive and negative terminals of a power source (not shown) are represented by + and - signs respectively in conventional manner. A load to be supplied with power from the power source is represented diagrammatically by a resistor 10 and a capacitor 12 in parallel with one another, the capacitor 12 representing a capacitive component of the load. The remainder of the circuit of FIG. 1, comprising a power MOSFET (metal-oxide-seniconductor field-effect tran sistor) 14, resistors 16 and 18, capacitors 20 and 22, and a zener diode 24, constitute a surge current limiter as described below. As illustrated in FIG. 1, the MOSFET 14 has its drain-source controlled path connected in series with the load resistor 10 and capacitor 12, and its gate-source path connected in series with the resistors 18 and 16, across the power source terminals. The capacitor 20 has one terminal connected to a junction between the two series resistors 16 and 18 and its other terminal con nected to a junction between the MOSFET 14 and the load 10, 12. The capacitor 22 and zener diode 24 are connected in parallel with the gate-source path of the MOSFET 14, the former for providing a desired total capacitance (of the capacitor 22 in parallel with the MOSFET gate-source capacitance) and the latter for protecting the gate-source junction from excessive volt ages in normal operation. It should be appreciated that the MOSFET 14 could itself be designed or selected to avoid the need for one or both of the components 22 and 24. For operation of the circuit of FIG. 1 as described below, the resistance of the resistor 16 is much greater than that of the resistor 18, and the capacitance of the capacitor 22 is much less than that of the load capacitor 12 and significantly greater than that of the capacitor 20. Purely by way of example rather than limitation, the resistors 16 and 18 may have resistances of 2M) and k) respectively, and the capacitors 12, 20, and 22 may have capacitances of 4700 uf, 0.33 uf, and 10 LF re spectively. The zener diode 24 may have a zener volt age Vz between the threshold and maximum voltages of the gate-source junction of the MOSFET 14, and the 45 power source may provide a voltage of 48 V between the -- and - terminals. FIG. 2 illustrates voltage and current characteristics, as a function of time t, with reference to which the operation of the circuit of FIG. 1 is explained. From the top to the bottom, FIG. 2 illustrates (not to scale) the input voltage supplied by the power source to the termi nals -- and -, the input current drawn from the power source, the resulting load voltage across the load resis tor 10 and capacitor 12, and the gate-source voltage which is present across the gate-source junction of the MOSFET 4. Starting at a time t1 at which the power source is connected or switched on, there is an initial transient input current surge, of relatively small magnitude, due to current flowing via the capacitors 12 and 20, the resistor 18, and the capacitor 22 (which in the following description is assumed for simplicity to include the gate source capacitance of the MOSFET 14). The resistor 16 conducts a negligible current at this time due to its high resistance. As the capacitor 20 has a much smaller ca pacitance than the capacitors 12 and 22, it determines with the resistance of the resistor 18 a short charging 5 O 15 20 25 35 50 55 65 4. time constant for this current surge. In view of the relative capacitance values, the capacitor 20 is charged to nearly the full input voltage of the power supply, with only a small voltage (less than the gate-source threshold voltage Vt of the MOSFET 14, which is typically about 2 V) across the capacitor 22. Conse quently the MOSFET 14 is not turned on at this time. Following charging of the capacitor 20 and until a time t2, current flows via the series resistors 16 and 18 to charge the capacitor 22 until the threshold voltage Vt is reached. At the time t2, when the threshold voltage Vt is reached, the MOSFET 14 begins to conduct to charge the load capacitor 12. Thus the voltage at the junction between the capacitors 12 and 20 becomes more negative, and this voltage is fed back to the gate of the MOSFET 14 via the capacitor 20 and the resistor 18, tending to reduce the drive to the gate of the MOS FET. This negative feedback provides a controlled turning on of the MOSFET 14 between the time t2 and a time t3, at which the load capacitor 12 is fully charged to the input voltage and the MOSFET 14 saturates. Between the times t2 and t3 there is negligible current flow through the resistor 18, due to the high impedance of the gate-source junction of the MOSFET 14, and the gate voltage is substantially constant. Consequently, during this period there is substantially no voltage drop across this resistor 18, and there is therefore a substan tially constant voltage drop across the resistor 16. The resistor 16 therefore passes a constant current, so that the capacitor 20 is charged, and hence the load capaci tor 12 is charged, at a linear rate 32 as shown by the load voltage between the times t2 and t3 in FIG. 2. The linear rate 32 corresponds to the constant rate of change of voltage due to the constant current flowing via the resistor 16 to the capacitor 20. Following the time t3, the input current falls to a normal operating level 34, and the capacitor 22 contin ues to charge via the series resistors 16 and 18 as shown by the curve 36 until, commencing at a time ta, the zener diode 24 starts to conduct at the zener voltage Vz, to which the gate-source voltage of the MOSFET 14 is limited. It can be appreciated that in the above arrangement, because the load capacitor 12 is charged with a constant current, a minimal charging time, and hence delay be fore the full input voltage is supplied to the load resis tance 10, is achieved for any given load capacitance and maximum input current during the switch-on period. FIG. 3 illustrates an alternative circuit arrangement to that of FIG. 1, in that the load resistance 10 is con nected across the series combination of the load capaci tor 12 and the MOSFET 14, rather than across the capacitor 12 alone. This has the advantage that in nor mal operation the input current to the load resistor 10 does not flow through the MOSFET 14, although this is still conductive (saturated and with a low impedance) to provide the necessary connection of the load capacitor 12 to the load resistor 10. In the circuit arrangement of FIG. 3, in order to prevent application of the supply voltage to the load resistor 10 before the capacitor 12 is charged, a switch 40, shown with the load resistor 10 as part of a compos ite load 42, is connected in series with the load resistor 10 to be closed only after charging of the capacitor 12. In the circuit illustrated, this is achieved at the time (t4 in FIG. 2) when the zener diode 24 starts to conduct, this being detected by a bipolar transistor 44 whose base-emitter junction is connected in series with the

5 zener diode 24. A collector of the transistor 44 is con nected via a load resistor 46 to the negative supply rail (- terminal) and as a control input on a line 48 to the load 42 for controlling the switch 40. In one particular application of this circuit, the load 42 may comprises a switching power supply, and the line 48 may comprise a logical control line for this supply. In the above arrangements, the constant charging rate of the load capacitor 12 is dependent upon having a stable and constant level of input voltage. If the input voltage varies during the time that the capacitor 12 is charging, the voltage across the resistor 16 will also vary to produce a varying charging rate. In order to avoid this possibility, the circuit of FIG. 4 may be used. In the circuit of FIG. 4, the negative feedback pro vided by the resistor 18 in FIG. 1, and the associated components 22 and 24, are replaced by a differential amplifier 50 of conventional form, together with a refer ence voltage source constituted by a zener diode 52 biased via a resistor 54. The differential amplifier com pares the voltage dropped across the resistor 16 with the reference voltage, and controls the gate of the MOSFET 14 accordingly, to provide a linear charging rate for the load capacitor 12 in a similar manner to that described above. Although particular embodiments of the invention have been described in detail above, it should be appre ciated that numerous modifications, variations, and adaptations may be made without departing from the scope of the invention as defined in the claims. For example, although only a single load capacitor 12 has been referred to above, the same comments apply to the capacitors of a more complex filtering network. What is claimed is: 1. A current limiting circuit for a load including a large capacitance (12), comprising: two terminals (-, -) for connection to a power source; a transistor (14) having a controlled path and a high impedance control input; resistor (16); a capacitor (20) having a capacitance much less than the load capacitance, the resistor, capacitor, and controlled path of the transistor being connected in series between the two terminals; means for connecting the load capacitance in parallel with the series-connected resistor and capacitor; and control means coupled between a junction between the series-connected resistor and capacitor and the control input of the transistor for controlling the transistor to supply a substantially constant current 10 5 25 35 45 50 55 6 to the load capacitance in response to power being supplied to the terminals. 2. A circuit as claimed in claim 1 wherein the transis tor comprises a MOSFET, 3. A circuit as claimed in claim 2 wherein the control means comprises a second resistor (18) connected be tween the junction and a gate of the MOSFET consti tuting the control input, the second resistor having a resistance which is much less than that of the first resis tor, and a second capacitor (22) connected between the gate of the MOSFET and that one of the terminals to which the controlled path of the MOSFET is con nected, the second capacitor having a capacitance which is significantly larger than the capacitance of the first capacitor. 4. A circuit as claimed in claim 3 and including a zener diode (24) connected in parallel with the second capacitor. 5. In combination, a current limiting circuit as claimed in claim 1 and a load including said large capac itance and resistance are connected in parallel with one another both in series with the controlled path of the transistor. 6. In combination, a current limiting circuit as claimed in claim 3 and a load including said large capac itance and resistance are connected in parallel with one another both in series with the controlled path of the transistor. 7. In combination, a current limiting circuit as claimed in claim 1 and a load including said large capac itance is connected in series with the controlled path of the transistor and the load resistance is connected to the terminals (FIG. 3). 8. In combination, a current limiting circuit as claimed in claim 3 and a load including said large capac itance is connected in series with the controlled path of the transistor and the load resistance is connected to the terminals (FIG. 3). 9. The combination of claim 8 and including switch ing means (40) for interrupting the connection of the load resistance to the terminals until the load capaci tance is charged. 10. The combination of claim 9 wherein the switching means comprises means (44) responsive to a voltage at the gate of the MOSFET. 11. A circuit as claimed in claim 2 wherein the con trol means comprises a differential amplifier (50) re sponsive to differences between a voltage at the junc tion between the series-connected resistor and capacitor and a reference voltage for controlling the MOSFET. t s 60 65