1-7-7 / H. United States Patent (19) Furman. 11) Patent Number: 5,227,677 45) Date of Patent: Jul. 13, 1993

Size: px
Start display at page:

Download "1-7-7 / H. United States Patent (19) Furman. 11) Patent Number: 5,227,677 45) Date of Patent: Jul. 13, 1993"

Transcription

1 United States Patent (19) Furman 54 ZERO POWER TRANSMISSION LINE TERMINATOR 75 Inventor: Anatol Furman, Jericho, Vt. 73 Assignee: International Business Machines Corporation, Armonk, N.Y. 21 Appl. No.: 896, Filed: Jun., ) Int. Cl.... H03K 19/003 52) U.S. C.... 7/443; 7/475; 7/560, 7/ ) Field of Search... 7/443, 1, 475, 5, 7/4, 560, ) References Cited U.S. PATENT DOCUMENTS 4,015,47 3/1977 Davidson et al.... 7/270 X 4,3,171 8/1982 Harris, Jr.... 7/560 4,985,674 1/1991 Woods et al.... 7/475 X 5,023,488 6/1991 Gunning... 7/443 X USOO A 11) Patent Number: 5,227,677 ) Date of Patent: Jul. 13, ,029,284 7/1991 Feldbaumer et al.... 7/443 5, 11,080 5/1992 Mizukami et al.... 7/475 Primary Examiner-David R. Hudspeth Attorney, Agent, or Firm-J. Dennis Moore 57) ABSTRACT A terminator for a transmission line that consumes sub stantially zero power. According to a preferred em bodiment, a four device latch is provided, coupled at one side of the latch to the transmission line by way of a resistance. The size of the devices on the side of the latch connected to the transmission line and the value of the resistance are selected such that the combined impe dance of the resistance and the device impedance to ground is substantially the same as the characteristic impedance of the transmission line. A proper impedance termination is provided for steady state high and steady state low conditions, as well as during substantially all of a transition there between. 7 Claims, 2 Drawing Sheets Vdd Vdd C RT 8 S / H

2 U.S. Patent July 13, 1993 Sheet 1 of 2 5,227,677 s No., + qo jo, G- (> or? ÊS ),?Tº-L TIME

3 U.S. Patent July 13, 1993 Sheet 2 of 2 5,227,677 E (ozo t 1 t 2 t3 TIME

4 1. ZERO POWER TRANSMISSION LINE TERMINATOR BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to transmission line terminators that present the proper termination impe dance to the transmission line, and more particularly relates to active circuit terminators wherein low power consumption is desired. 2. Background Art As digital electronic circuits have become faster and faster, it has become recognized that the wires on mem ory, processor and other electronic cards behave like long transmission lines, where "long" is relative to the rise/fall transitions of pulses or waves incident on the transmission line. Such transmission lines commonly drive several receiver circuits distributed along the line, comprised entirely of MOSFETs and presenting a neg ligible capacitive load, and are open circuited at the far end. The open circuit at the far end results in reflections on the line that interfere with the operation of the re ceivers distributed along the line. (In this document, "near end' and "far end' of a transmission line refer to the end of the transmission line connected to a signal source and to the most distant point from the source, respectively.) To minimize the effect of reflections, it has been com mon practice to limit the rise times of the line drivers, and to simply wait out the gradual damping of the re flections. This results in unacceptably long delays, un desirably lengthening the operating cycle times. Center tapped resistors between the plus voltage rail and ground, having a Thevenin equivalent impedance equal to that of the line can be used as a terminator to elimi nate the reflections, but the resulting power dissipation penalty that this imposes on the driver chips has been considered unacceptable. There have been several attempts to use active cir cuits to improve the termination characteristics without incurring a power penalty. These approaches have gen erally fallen into three categories. The first type of approach involves the use of a pair of forward biased diodes connected between the plus rail and ground, using the center tap as an approxima tion for the line impedance, Z0. The diodes may be made as FET transistors, with the gates connected to their drains. Examples of this approach can be found in IBM Technical Disclosure Bulletin ("TDB'), Vol. 32, No. 4A, Sep. 1989, pp entitled "Active Termi nators for CMOS Drivers,' and in IBM TDB, Vol., No. 12, May 1978, pp , entitled "Low Power Dissipation Push-Pull Driver". This approach represents a tradeoff between two undesirable conditions. Since the diodes are always forward biased, there is always standing power. To more nearly approximate Z0, and thereby reduce the magnitude of the reflections, requires more power. On the other hand, reducing the power degrades the impe dance match between the terminator and the line, thus increasing the magnitude of the reflections. The second type of approach involves the use of a level sensitive receiver to sense the transition of the incident wave at the far end of the transmission line, and to develop turn-on signals which can turn on transistor switches between the appropriate power rail and the transmission line. The switches may use their dynamic 5,227, channel impedance, or they may switch in resistors whose values can be chosen to terminate the transmis sion line. This catagory can be further subdivided into two subcatagories. The first involves steady state termi nation. Examples of this can be found in U.S. Pat. No. 4,859,877, which issued on Aug. 22, 1989 to Cooper man, et al., entitled "Bidirectional Digital Signal Trans mission System,' and in IBM TDB Vol. 28, No., Mar. 1986, pp , entitled "Active Terminator for Transmission Line'. The second subcatagory in volves transient termination only. An example of that can be found in IBM TDB Vol., No. 7, Dec., 1987, pp , entitled "Transient Terminator for Trans mission Lines.' The approaches presented in these subcatagories, both have limitations. Both use a level sensitive detector to determine when to switch the terminating impedance across the line. Thus, the termination is applied some delay after the input transition crosses some design threshold. In Cooperman there may be six stages of delay before the decision is made to change the termi nating polarity. In the IBMTDB Vol. 28, No., article there are two stages of delay. As a result of this delay, the change of terminating polarity happens late, result ing in additional reflections. Both of these references claim to achieve zero steady state power, but the time to reach steady state during transitions is greater than desired. The Cooperman patent also implies clocking the time in which the determination is active. The IBM TDB Vol., No. 7, article also suffers from the delay in detecting the time at which the inci dent wave crosses a threshold. In addition, it uses the channel impedance of two transistors to approximate Z0, but the two transistors are conducting only for a transient period determined by a delay line. As a conse quence, the termination circuit serves only to limit the duration of over-shoot. The third type of approach uses capacitive coupling for transient cut-off. An example of this type can be found in IBM TDB, Vol. 19, No., Mar. 1977, p.37, entitled "Dynamic Active Terminator Circuit." Ac cording to this approach, a capacitor couples current to the base of a bipolar transistor during a positive-going transition, which drives the transistor for a period of time determined by the capacitor and an associated resistor, placing into the circuit for such period of time a termination resistor. This approach suffers from the lag effect of the capacitive coupling and only operates on positive-going transitions. Numerous disclosures can be found in the prior art of various types of circuits that are intended for placement at the receiving end of logic circuits, but which do not address the problem of providing proper termination impedance to a transmission line. For example, IBM TDB Vol. 32, No. B, Mar. 1990, pp , entitled "Tri-State Driver with Integrated Hold Circuit,' dis closes as prior art the use of a latch in connection with tri-state drivers. The latch is intended to hold receiver input levels in the high impedance state of the tri-state driver at a "0" or "1" level, preventing the receiver input from drifting to an arbitrary level. The reference recommends placing the latch closely proximate the tri-state driver to perform its voltage hold function, rather than with a receiver, citing the hysteresis delay effect of the latch as being beneficially removed by the elimination of the latch at the receiver. This reference

5 3 teaches nothing of transmission line termination or in pedance matching. Another type of circuit is the flow-through, or fall through, latch, such as that disclosed in IBM TDB, Vol. 32, No. 12, May 1990, pp , entitled "On-Chip Receiver Featuring Fall-Through Radiation-Hardened Latching." This reference points out that latches have been used in connection with VLSI chip inputs, particu larly in memory applications, to aid in interleaving in system environments. The reference goes on to propose a technique for radiation-hardening such latches to prevent unwanted latch switching from incident radia tion by provision of resistance internal to the latch to integrate out the short electrical pulses that can be gen erated by such radiation, so as to prevent such un wanted switching. The reference teaches nothing of transmission line termination or impedance matching. A still further type of circuit is the undershoot/over shoot clamp or damper. Examples of this can be found in the following U.S. Pat, No. 5,3,118, which issued on Apr. 7, 1992, to C.M. Peterson, entitled "High Speed Anti-Undershoot and Anti-Overshoot Circuit,' U.S. Pat. No. 4,970,419 which issued on Nov. 13, 1990, to T. P. Hagen, et al., entitled "Low-Noise Transmission Line Termination Circuitry," U.S. Pat. No. 4,943,739, which issued on Jul. 24, 1990, to G.G. Slaughter, enti tled "Non-Reflecting Transmiqsimn Line Termina tion," and U.S. Pat. No. 4,015,147, which issued on Mar. 29, 1977, to E.E. Davidson, et al., entitled "Low Power Transmission Line Terminator'. Accordingly, it is an object of the invention to pro vide a transmission line terminator that dissipates sub stantially zero steady state power. It is a further object of the invention to provide such a terminator that presents a very good impedance match with the transmission line so as to minimize re flections on the transmission lines. It is a still further object of the invention to provide such a terminator for a transmission line comprised of a minimal number of circuit devices so as to provide an efficient implementation. These and other objects and features are achieved by the present invention as will now be described. SUMMARY OF THE INVENTION In accordance with the principals of the present in vention, an active circuit transmission line terminator is provided that draws a relatively small amount of DC current from a power source. The terminator includes an input port available for connection to a transmission line having a characteristic impedance. The terminator also includes a latch circuit, including a first and a sec ond transistor of a first type, and a first and a second transistor of a second, complementary type, intercon nected and connected between the power source and ground in a latch configuration, having a latch port coupled to the input port. Further, the terminator also includes means for causing the latch circuit to switch 5,227,677 states in response to a signal applied to the input port at an input port voltage substantially greater than half of 60 the voltage difference from the input port voltage value of a latched state to the input port voltage in the oppo site latched state, i.e., means for providing hysteresis. The characteristics of the transistors and of the forego ing means are selected such that the resultant impe 65 dance to AC ground seen at the input port is substan tially the same as the characteristic impedance of the transmission line, such that the energy incident on the transmission line is terminated with an impedance that is substantially the same as the characteristic impedance of the transmission line. In accordance with a first embodiment of the inven tion, the first and second type transistors are n-type and p-type metal oxide semiconductor field effect transis tors (MOSFETs), and the means for providing hystere sis is a resistor connected between the latch port and the input port. This embodiment can draw extremely low steady state current, being measured in picoamps. How ever, the invention is not limited to applications in MOSFET technologies, and could even be imple mented in bipolar technology, for example, although it will be understood that steady state current dissipation in such alternate embodiments will, in general, be higher than those in MOSFET technologies. In accordance with the forgoing, the transmission line terminator of the present invention senses the power dissipation due to the collapsing electro-mag netic field in order to change the terminating polarity, and as such, automatically causes such change to occur at the optimal time. Furthermore, only four devices and a resistor are required. BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a circuit diagram showing a first preferred embodiment of the present invention connected to a transmission line driven by a voltage source. FIG. 2 is a graph showing voltage waveforms at the near and far end of the transmission line of FIG. 1. FIG. 3 is a graph showing current waveforms at the near and far end of the transmission line of FIG. 1. FIG. 4 is a circuit diagram of the active circuit por tion of a second preferred embodiment of the present invention. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT FIG. 1 shows a network including a voltage driver 1 and its Thevenin equivalent resistance RD attached to the near end of and driving a transmission line 2 having a characteristic impedance Z0 and terminated at its far end by a circuit 3, which is a first preferred embodiment of the present invention. Circuit 3 comprises P-type FET device 4 and 5, and N-type FET devices 6 and 7, interconnected to form a latch coupled to the end of transmission line 2 by resistance RT as shown. Vadis the supply voltage for the circuit. Such a circuit is typically incorporated on an intergrated circuit. As such, the input resistor RT can be conveniently constructed of properly sized complimentary transistors biased in their conducting state, a known technique. Devices 4 and 6 are sized such that in the zero input state, the channel impedance of device 6 together with the resistance RT equals the characteristic impedance, Z0, of transmission line 2. In the 1 input state, the channel impedance of device 4 together with resistance RT equals the same Z0. The limiting case of RT=Z0 is not allowed, as the device sizes would have to be infi nite. The purpose of resistor RT is to provide a hysteresis effect such that the latch port 8 lags the input port 9 for most of the input transition. In other words, the latch port is the tap point of a voltage divider between the input port and AC ground. This assures that the transi tion is well past its midpoint at input port 9 before the latch starts to switch. This avoids undesirable condi tions that can otherwise occur, such as oscillations of

6 5 the latch/transmission line system, and ringing on the line. Wherefore, the limiting case of RTa-0 is not con sidered desirable, as it provides no hysterisis effect. A convenient value for RT is one-half of Z0. However, selection of the value of RTis a matter of design choice, once the principles of the present invention, as de scribed herein, are understood. In addition, although it is preferred that the resistor RTbe of fixed value, it can be made adjustable to compensate for any variation in characteristic impedance of the transmission line to which it may be attached. It will be noted that the hysteresis effect just de scribed is a voltage domain hysteresis. However, time domain hysteresis can be effective as well. Thus, the provision of a capacitor in conjunction with the switch ing devices 5 and 7 to delay the switching of the latch can prevent undesirable conditions also. Other means of providing hysteresis can be conceived, and the provi sion of all such alternatives with the other elements of the invention is considered to be within the scope of the present invention. Returning to the description of the embodiment of FIG. 1, the sizes of devices 5 and 7 are chosen such that the switching time of the latch is less than the rise/fall time of the input transition from the transmission line 2. While not shown in FIG. 1, it is understood that, as described in the background, above, various multiple circuits such as receivers are typically connected to various points along the transmission line 2. In any steady state, the latch portion of circuit 3 holds the previously terminated line state, and presents Z0 impedance to transmission line 2. As a new incident wave presents itself to circuit 3, the voltage and the current build up in circuit 3 in approximately the same ratio (i.e., Z0) as the voltage and current in the transmis sion line. As the incident wave nears its maximum value, the latch switches in response to the power dissipated internal to circuit 3 as a result of the collapse of the electro-magnetic field in line 2. FIG. 2 is a graph of voltage versus time showing the response to a wave incident on transmission line 2 of FIG. 1. Solid line shows the voltage response at the near end of line 2, while dashed line 11 shows the volt age response at the far end of line 2. FIG. 3 is a graph of current versus time showing the current response for the incident wave at the near and far ends of line 2, solid line 12 being the response at the near end and dashed line 13 being the response at the far end of line 2. It is assumed that any loading on the line is capacitive. The voltage transition, shown in FIG. 2, is initially attenuated before, entering the line 2 by the voltage divider effect of Z0/(RD--Z0). That pulse flows to circuit 3 (FIG. 1) at the far end of transmission line 2 arriving at time t1, and is substantially terminated in the device and resistor impedance of circuit 3. However, in the process, the latch of circuit 3 changes state, and this change of state launches a new wave back towards the source 1, resulting in a controlled overshoot 14 at the input of circuit 3. When this overshoot wave reaches the source driver 1 (FIG. 1) at time t2 it sees a poor termination, and returns an inverted reflection traveling back towards circuit 3. Since circuit 3 has already switched, when this inverted return reflection reaches circuit 3 at time t3, it cancels the overshoot (FIG. 2). In other words, at time t3 the summation of three waves at the input of circuit 3, namely, the original incident wave, the overshoot caused by and at the input to circuit 3, and the inverted 5,227, return reflection from the near end, all sum to the proper boundary condition at the input to circuit 3, where the line is charged to the voltage value E, as shown in FIG. 2, and the line current is returned to 0 at time t3, as shown in FIG. 3. Thus, the incident wave energy is totally absorbed after three line transits of the incident wave. In other words, the far end of the line becomes quiescent after three line transits of the inci dent wave. At that point in time, the line is charged to the new value of voltage E, the current has collapsed to 0, and circuit 3 holds the new value of the line potential. The action of circuit 3 automatically guarantees that the overshoot launch value at latch switching will, when it arrives at the source 1, cause the source end of transmission line 2 to step up to voltage E, independent of the value of RD. In other words, the summation of three waves at the source end of line 2, the original incident wave, the overshoot launch arriving at the source, and the inverted return reflection as a result of the overshoot wave, all sum to the proper boundary condition at the near end, such that the line is charged to E and the source current is 0. In other words, the near end of the line becomes quiescent after two line transits of the incident wave. From FIG. 2, it can be seen that the voltage of the incident wave at the near end of line 2 steps up to E after two line transits. At the far end of line 2, the volt age overshoots after one line transit, remains at this level for two line transits, and then steps down to E. Total energy absorption occurs after three line transits, since no energy shows up at the far end two transits after t3. From the current response of FIG.3 it is seen that the incident current at the near end steps up to E/(Rd.--Z0), remains there for two line transits, and steps down to 0. No later reflections arrive at the near end, and therefore the near end of the line is quiescent after two line tran sits. It will be noted that in FIGS. 2 and 3 a negative going pulse is also shown appearing subsequent to the positive going pulse, which displays the inverse of the condi tions described above. FIG. 4 is a circuit diagram showing a second pre ferred embodiment of the present invention. In addition to devices 4, 5 6 and 7", corresponding to devices 4, 5, 6 and 7 of FIG. 1, a P type device 15 and N type device 16 are included as shown. These additional devices 15 and 16 may be switched on and off to provide the addi tional function of disabling the feedback to force the input impedance to open circuit. This embodiment is most useful in bidirectional applications, where the near end terminator is open circuited while the near end driver is in low impedance state. In this embodiment, the impedance values of additional devices 15 and 16 must be taken into account along with impedance of devices 4 and 6', and the resistance value of resistor value RT, when selecting values to provide the proper termination impedance for line 2 (FIG. 1). While the invention has been described with refer ence to its preferred embodiments, various modifica tions could be made to the teachings rendered above without departing from the spirit and scope of the in vention. For example, other devices could be added to provide other modes of switching. Therefore, the full intended scope of the invention is to be determined solely with reference to the appended claims. What is claimed is:

7 5,227, An active circuit transmission line terminator, comprising: an input port available for connection to an end of a transmission line having a characteristic impe dance; 5 a latch circuit, comprising a first and a second transis tor of a first type, and a first and a second transistor of a second, complementary type, connected be tween a power source and ground in a latch config uration having a first and second latched states and a latch port coupled to said input port; and means for causing said latch circuit to switch between said first and second states in response to a signal applied to said input port at an input port voltage 5 substantially greater than half of the difference from the input port voltage value of a latched state to the input port voltage value in the opposite latched state; said transistors and said means having selected impe dance with respect to AC ground at said input port as to be substantially the same as the impedance of transmission line to which it may be connected. 2. A transmission line terminator according to claim 1: wherein said second transistor of said first type and 25 said second transistor of said second type are cou pled serially through a common point by way of their primary current carrying ports between said power source and ground, and have their control ports coupled to said latch port; and said first transistor of said first type and said first transistor of said second type being coupled serially through a common point by way of their primary current carrying ports between said power source 35 and ground, the common point therebetween being connected to said latch port, and having their con trol ports coupled to said second transistors' com mon point. 3. The transmission line terminator of claim 2, further 40 comprising: switch means interposed between said first transistors and said latch port to switchably connect to and disconnect from said latch port said first transis tors; wherein the impedance of said first transistors and said switch means is substantially the same as the impedance of said line A transmission line terminator that draws substan tially zero DC current, comprising: a latch circuit having a latch port, comprising a first and a second p-type field effect transistor (FET) and a first and a second n-type FET, connected between a power source and ground and to the latch port; and a resistor having a first end connected to said latch port, the second end being available for connection to an end of a transmission line; the impedances of said FETs and said resistor being selected to be substantially the same as the impe dance of the line. 5. The terminator of claim 4, further comprising: switch means for switching the first FETs into and out of the terminator circuit; the impedances of said first FETs, said switch means and said resistor being selected such that the resul tant impedance to AC ground of the terminator, when said first FETs are switched into the circuit, is substantially the same as the impedance of the transmission line. 6. A terminated transmission line system having sub stantially no DC current comprising: a transmission line having a characteristic impedance; a latch circuit, comprising a first and a second transis tor of a first type and a first and a second transmis sion of a second, complementary type intercon nected and connected between a power source and ground in a latch configuration having a latch port; a resistor having a first end connected to said latch port and a second end connected to a first end of said transmission line, the second end of said trans mission line being available for connection to a signal source; wherein the characteristics of said transistors and the resistance value of said resistor are selected such that the resultant impedance to AC ground seen at the second end of said resistor is substantially the same as the characteristic impedance of said trans mission line, such that the transmission line is termi nated with an impedance that is substantially the same as the characteristic impedance of the trans mission line. 7. The terminator of claim 4, wherein said resistor has an impedance greater than zero and less than the impe dance of the line to which it is to be coupled. 65

HHHHHH. United States Patent (19) 11 Patent Number: 5,079,455. McCafferty et al. tor to provide a negative feedback path for charging the

HHHHHH. United States Patent (19) 11 Patent Number: 5,079,455. McCafferty et al. tor to provide a negative feedback path for charging the United States Patent (19) McCafferty et al. (54. SURGE CURRENT-LIMITING CIRCUIT FOR A LARGE-CAPACITANCE LOAD 75 Inventors: Lory N. McCafferty; Raymond K. Orr, both of Kanata, Canada 73) Assignee: Northern

More information

USOO A United States Patent (19) 11 Patent Number: 5,534,804 Woo (45) Date of Patent: Jul. 9, 1996

USOO A United States Patent (19) 11 Patent Number: 5,534,804 Woo (45) Date of Patent: Jul. 9, 1996 III USOO5534.804A United States Patent (19) 11 Patent Number: Woo (45) Date of Patent: Jul. 9, 1996 (54) CMOS POWER-ON RESET CIRCUIT USING 4,983,857 1/1991 Steele... 327/143 HYSTERESS 5,136,181 8/1992

More information

III. I. United States Patent (19) 11 Patent Number: 5,121,014. Huang

III. I. United States Patent (19) 11 Patent Number: 5,121,014. Huang United States Patent (19) Huang (54) CMOS DELAY CIRCUIT WITH LABLE DELAY 75 Inventor: Eddy C. Huang, San Jose, Calif. 73) Assignee: VLSI Technology, Inc., San Jose, Calif. (21) Appl. o.: 6,377 22 Filed:

More information

United States Patent (19) Price, Jr.

United States Patent (19) Price, Jr. United States Patent (19) Price, Jr. 11 4) Patent Number: Date of Patent: Dec. 2, 1986 4) (7) (73) 21) 22 1) 2 8) NPN BAND GAP VOLTAGE REFERENCE Inventor: John J. Price, Jr., Mesa, Ariz. Assignee: Motorola,

More information

United States Patent (19) Schnetzka et al.

United States Patent (19) Schnetzka et al. United States Patent (19) Schnetzka et al. 54 (75) GATE DRIVE CIRCUIT FOR AN SCR Inventors: Harold R. Schnetzka; Dean K. Norbeck; Donald L. Tollinger, all of York, Pa. Assignee: York International Corporation,

More information

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1. Muza (43) Pub. Date: Sep. 6, 2012 HIGH IMPEDANCE BASING NETWORK (57) ABSTRACT

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1. Muza (43) Pub. Date: Sep. 6, 2012 HIGH IMPEDANCE BASING NETWORK (57) ABSTRACT US 20120223 770A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2012/0223770 A1 Muza (43) Pub. Date: Sep. 6, 2012 (54) RESETTABLE HIGH-VOLTAGE CAPABLE (52) U.S. Cl.... 327/581

More information

United States Patent (19) Archibald

United States Patent (19) Archibald United States Patent (19) Archibald 54 ELECTROSURGICAL UNIT 75 Inventor: G. Kent Archibald, White Bear Lake, Minn. 73 Assignee: Minnesota Mining and Manufacturing Company, Saint Paul, Minn. (21) Appl.

More information

:2: E. 33% ment decreases. Consequently, the first stage switching

:2: E. 33% ment decreases. Consequently, the first stage switching O USOO5386153A United States Patent (19) 11 Patent Number: Voss et al. 45 Date of Patent: Jan. 31, 1995 54 BUFFER WITH PSEUDO-GROUND Attorney, Agent, or Firm-Blakely, Sokoloff, Taylor & HYSTERESS Zafiman

More information

United States Patent (19) Morris

United States Patent (19) Morris United States Patent (19) Morris 54 CMOS INPUT BUFFER WITH HIGH SPEED AND LOW POWER 75) Inventor: Bernard L. Morris, Allentown, Pa. 73) Assignee: AT&T Bell Laboratories, Murray Hill, N.J. 21 Appl. No.:

More information

(12) United States Patent (10) Patent No.: US 6,337,722 B1

(12) United States Patent (10) Patent No.: US 6,337,722 B1 USOO6337722B1 (12) United States Patent (10) Patent No.: US 6,337,722 B1 Ha () Date of Patent: *Jan. 8, 2002 (54) LIQUID CRYSTAL DISPLAY PANEL HAVING ELECTROSTATIC DISCHARGE 5,195,010 A 5,220,443 A * 3/1993

More information

(12) United States Patent (10) Patent No.: US 8,080,983 B2

(12) United States Patent (10) Patent No.: US 8,080,983 B2 US008080983B2 (12) United States Patent (10) Patent No.: LOurens et al. (45) Date of Patent: Dec. 20, 2011 (54) LOW DROP OUT (LDO) BYPASS VOLTAGE 6,465,994 B1 * 10/2002 Xi... 323,274 REGULATOR 7,548,051

More information

(12) United States Patent

(12) United States Patent (12) United States Patent US007576582B2 (10) Patent No.: US 7,576,582 B2 Lee et al. (45) Date of Patent: Aug. 18, 2009 (54) LOW-POWER CLOCK GATING CIRCUIT (56) References Cited (75) Inventors: Dae Woo

More information

(12) United States Patent

(12) United States Patent USOO7068OB2 (12) United States Patent Moraveji et al. (10) Patent No.: () Date of Patent: Mar. 21, 2006 (54) (75) (73) (21) (22) (65) (51) (52) (58) CURRENT LIMITING CIRCUITRY Inventors: Farhood Moraveji,

More information

(12) United States Patent

(12) United States Patent US009 159725B2 (12) United States Patent Forghani-Zadeh et al. (10) Patent No.: (45) Date of Patent: Oct. 13, 2015 (54) (71) (72) (73) (*) (21) (22) (65) (51) CONTROLLED ON AND OFF TIME SCHEME FORMONOLTHC

More information

(12) United States Patent (10) Patent No.: US 6,970,124 B1. Patterson (45) Date of Patent: Nov. 29, 2005

(12) United States Patent (10) Patent No.: US 6,970,124 B1. Patterson (45) Date of Patent: Nov. 29, 2005 USOO697O124B1 (12) United States Patent (10) Patent No.: Patterson (45) Date of Patent: Nov. 29, 2005 (54) INHERENT-OFFSET COMPARATOR AND 6,798.293 B2 9/2004 Casper et al.... 330/258 CONVERTER SYSTEMS

More information

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2005/0052224A1 Yang et al. US 2005OO52224A1 (43) Pub. Date: Mar. 10, 2005 (54) (75) (73) (21) (22) QUIESCENT CURRENT CONTROL CIRCUIT

More information

II I III. United States Patent (19) Johnson, Jr. 73 Assignee: Exide Electronics Corporation,

II I III. United States Patent (19) Johnson, Jr. 73 Assignee: Exide Electronics Corporation, United States Patent (19) Johnson, Jr. (54) ISOLATED GATE DRIVE (75) Inventor: Robert W. Johnson, Jr., Raleigh, N.C. 73 Assignee: Exide Electronics Corporation, Raleigh, N.C. (21) Appl. No.: 39,932 22

More information

United States Patent (19) Harnden

United States Patent (19) Harnden United States Patent (19) Harnden 54) 75 (73) LMITING SHOOT THROUGH CURRENT INA POWER MOSFET HALF-BRIDGE DURING INTRINSIC DODE RECOVERY Inventor: Assignee: James A. Harnden, San Jose, Calif. Siliconix

More information

United States Patent (19) 11) 4,163,947

United States Patent (19) 11) 4,163,947 United States Patent (19) 11) Weedon (45) Aug. 7, 1979 (54) CURRENT AND VOLTAGE AUTOZEROING Attorney, Agent, or Firm-Weingarten, Maxham & INTEGRATOR Schurgin 75 Inventor: Hans J. Weedon, Salem, Mass. (57)

More information

4,695,748 Sep. 22, 1987

4,695,748 Sep. 22, 1987 United States Patent [19] Kumamoto [11] Patent Number: [45] Date of Patent: Sep. 22, 1987 [54] COMPARING DEVICE [75] Inventor: Toshio Kumamoto, Itami, Japan [73] Assignee: Mitsubishi Denki Kabushiki Kaisha,

More information

(12) (10) Patent No.: US 7, B2. Drottar (45) Date of Patent: Jun. 5, 2007

(12) (10) Patent No.: US 7, B2. Drottar (45) Date of Patent: Jun. 5, 2007 United States Patent US0072274.14B2 (12) (10) Patent No.: US 7,227.414 B2 Drottar (45) Date of Patent: Jun. 5, 2007 (54) APPARATUS FOR RECEIVER 5,939,942 A * 8/1999 Greason et al.... 330,253 EQUALIZATION

More information

in-s-he Gua (12) United States Patent (10) Patent No.: US 6,388,499 B1 (45) Date of Patent: May 14, 2002 Vddint : SFF LSOUT Tien et al.

in-s-he Gua (12) United States Patent (10) Patent No.: US 6,388,499 B1 (45) Date of Patent: May 14, 2002 Vddint : SFF LSOUT Tien et al. (12) United States Patent Tien et al. USOO6388499B1 (10) Patent No.: (45) Date of Patent: May 14, 2002 (54) LEVEL-SHIFTING SIGNAL BUFFERS THAT SUPPORT HIGHER VOLTAGE POWER SUPPLIES USING LOWER VOLTAGE

More information

us/ (12) Patent Application Publication (10) Pub. No.: US 2008/ A1 (19) United States / 112 / 108 Frederick et al. (43) Pub. Date: Feb.

us/ (12) Patent Application Publication (10) Pub. No.: US 2008/ A1 (19) United States / 112 / 108 Frederick et al. (43) Pub. Date: Feb. (19) United States US 20080030263A1 (12) Patent Application Publication (10) Pub. No.: US 2008/0030263 A1 Frederick et al. (43) Pub. Date: Feb. 7, 2008 (54) CONTROLLER FOR ORING FIELD EFFECT TRANSISTOR

More information

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1 (19) United States US 2011 0163811A1 (12) Patent Application Publication (10) Pub. No.: US 2011/0163811 A1 MARINAS et al. (43) Pub. Date: Jul. 7, 2011 (54) FAST CLASS AB OUTPUT STAGE Publication Classification

More information

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2011/0188326 A1 Lee et al. US 2011 0188326A1 (43) Pub. Date: Aug. 4, 2011 (54) DUAL RAIL STATIC RANDOMACCESS MEMORY (75) Inventors:

More information

United States Patent (19) Wrathal

United States Patent (19) Wrathal United States Patent (19) Wrathal (54) VOLTAGE REFERENCE CIRCUIT (75) Inventor: Robert S. Wrathall, Tempe, Ariz. 73) Assignee: Motorola, Inc., Schaumburg, Ill. (21) Appl. No.: 219,797 (22 Filed: Dec. 24,

More information

(12) United States Patent (10) Patent No.: US 6,815,941 B2. Butler (45) Date of Patent: Nov. 9, 2004

(12) United States Patent (10) Patent No.: US 6,815,941 B2. Butler (45) Date of Patent: Nov. 9, 2004 USOO6815941B2 (12) United States Patent (10) Patent No.: US 6,815,941 B2 Butler (45) Date of Patent: Nov. 9, 2004 (54) BANDGAP REFERENCE CIRCUIT 6,052,020 * 4/2000 Doyle... 327/539 6,084,388 A 7/2000 Toosky

More information

Alexander (45) Date of Patent: Mar. 17, 1992

Alexander (45) Date of Patent: Mar. 17, 1992 United States Patent (19) 11 USOO5097223A Patent Number: 5,097,223 Alexander (45) Date of Patent: Mar. 17, 1992 RR CKAUDIO (54) EEEEDBA O POWER FOREIGN PATENT DOCUMENTS 75) Inventor: Mark A. J. Alexander,

More information

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1 (19) United States US 2013 0162354A1 (12) Patent Application Publication (10) Pub. No.: US 2013/0162354 A1 Zhu et al. (43) Pub. Date: Jun. 27, 2013 (54) CASCODE AMPLIFIER (52) U.S. Cl. USPC... 330/278

More information

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1 (19) United States US 20090102488A1 (12) Patent Application Publication (10) Pub. No.: US 2009/0102488 A1 Morini et al. (43) Pub. Date: Apr. 23, 2009 (54) GROUND FAULT DETECTION CIRCUIT FOR USE IN HIGHVOLTAGE

More information

III IIIIHIIII. United States Patent 19 Mo. Timing & WIN. Control Circuit. 11 Patent Number: 5,512, Date of Patent: Apr.

III IIIIHIIII. United States Patent 19 Mo. Timing & WIN. Control Circuit. 11 Patent Number: 5,512, Date of Patent: Apr. United States Patent 19 Mo 54) SWITCHED HIGH-SLEW RATE BUFFER (75) Inventor: Zhong H. Mo, Daly City, Calif. 73) Assignee: TelCom Semiconductor, Inc., Mountain View, Calif. 21 Appl. No.: 316,161 22 Filed:

More information

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States US 2015O108945A1 (12) Patent Application Publication (10) Pub. No.: US 2015/0108945 A1 YAN et al. (43) Pub. Date: Apr. 23, 2015 (54) DEVICE FOR WIRELESS CHARGING (52) U.S. Cl. CIRCUIT

More information

USOO A United States Patent (19) 11 Patent Number: 5,889,643 Elms (45) Date of Patent: Mar. 30, 1999

USOO A United States Patent (19) 11 Patent Number: 5,889,643 Elms (45) Date of Patent: Mar. 30, 1999 USOO5889643A United States Patent (19) 11 Patent Number: 5,889,643 Elms (45) Date of Patent: Mar. 30, 1999 54). APPARATUS FOR DETECTING ARCING Primary Examiner Jeffrey Gaffin FAULTS AND GROUND FAULTS IN

More information

United States Patent (19 11 Patent Number: 5,592,073 Redlich 45) Date of Patent: Jan. 7, 1997

United States Patent (19 11 Patent Number: 5,592,073 Redlich 45) Date of Patent: Jan. 7, 1997 IIII US005592073A United States Patent (19 11 Patent Number: 5,592,073 Redlich 45) Date of Patent: Jan. 7, 1997 54) TRIAC CONTROL CIRCUIT Ramshaw, R. S., "Power Electronics Semiconductor 75) Inventor:

More information

United States Patent (19) Nilssen

United States Patent (19) Nilssen United States Patent (19) Nilssen (4) HIGH-EFFICIENCY SINGLE-ENDED INVERTER CRCUIT 76) Inventor: Ole K. Nilssen, Caesar Dr. Rte. 4, Barrington, Ill. 60010 21 Appl. No.: 33,33 (22) Filed: Apr. 2, 1979 (1)

More information

United States Patent (19) Ohta

United States Patent (19) Ohta United States Patent (19) Ohta (54) NON-SATURATING COMPLEMENTARY TYPE UNITY GAIN AMPLIFER 75 Inventor: 73) Assignee: Genichiro Ohta, Ebina, Japan Matsushita Electric Industrial Co., Ltd., Osaka, Japan

More information

United States Patent (19)

United States Patent (19) United States Patent (19) Bohan, Jr. (54) 75 RELAXATION OSCILLATOR TYPE SPARK GENERATOR Inventor: John E. Bohan, Jr., Minneapolis, Minn. (73) Assignee: Honeywell Inc., Minneapolis, Minn. (21) Appl. No.:

More information

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1 US 20030042949A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2003/0042949 A1 Si (43) Pub. Date: Mar. 6, 2003 (54) CURRENT-STEERING CHARGE PUMP Related U.S. Application Data

More information

United States Patent (19) Davis

United States Patent (19) Davis United States Patent (19) Davis 54 ACTIVE TERMINATION FOR A TRANSMISSION LINE 75 Inventor: 73 Assignee: Thomas T. Davis, Bartlesville, Okla. Phillips Petroleum Company, Bartlesville, Okla. 21 Appl. No.:

More information

6,064,277 A * 5/2000 Gilbert 331/117 R 6,867,658 Bl * 3/2005 Sibrai et al 331/185 6,927,643 B2 * 8/2005 Lazarescu et al. 331/186. * cited by examiner

6,064,277 A * 5/2000 Gilbert 331/117 R 6,867,658 Bl * 3/2005 Sibrai et al 331/185 6,927,643 B2 * 8/2005 Lazarescu et al. 331/186. * cited by examiner 111111111111111111111111111111111111111111111111111111111111111111111111111 US007274264B2 (12) United States Patent (10) Patent o.: US 7,274,264 B2 Gabara et al. (45) Date of Patent: Sep.25,2007 (54) LOW-POWER-DISSIPATIO

More information

(12) United States Patent (10) Patent No.: US 7,804,379 B2

(12) United States Patent (10) Patent No.: US 7,804,379 B2 US007804379B2 (12) United States Patent (10) Patent No.: Kris et al. (45) Date of Patent: Sep. 28, 2010 (54) PULSE WIDTH MODULATION DEAD TIME 5,764,024 A 6, 1998 Wilson COMPENSATION METHOD AND 6,940,249

More information

Norwalk, Conn. (21) Appl. No.: 344, Filed: Jan. 29, ) Int. Cl... G05B 19/40

Norwalk, Conn. (21) Appl. No.: 344, Filed: Jan. 29, ) Int. Cl... G05B 19/40 United States Patent (19) Overfield 54 CONTROL CIRCUIT FOR STEPPER MOTOR (75) Inventor: Dennis O. Overfield, Fairfield, Conn. 73 Assignee: The Perkin-Elmer Corporation, Norwalk, Conn. (21) Appl. No.: 344,247

More information

USOO A United States Patent (19) 11 Patent Number: 5,512,817. Nagaraj (45) Date of Patent: Apr. 30, 1996

USOO A United States Patent (19) 11 Patent Number: 5,512,817. Nagaraj (45) Date of Patent: Apr. 30, 1996 IIIHIIII USOO5512817A United States Patent (19) 11 Patent Number: Nagaraj (45) Date of Patent: Apr. 30, 1996 54 BANDGAP VOLTAGE REFERENCE 5,309,083 5/1994 Pierret et al.... 323/313 GENERATOR 5,39980 2/1995

More information

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1 US 2003.01225O2A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2003/0122502 A1 Clauberg et al. (43) Pub. Date: Jul. 3, 2003 (54) LIGHT EMITTING DIODE DRIVER (52) U.S. Cl....

More information

(12) United States Patent

(12) United States Patent (12) United States Patent US007 184283B2 (10) Patent No.: US 7,184,283 B2 Yang et al. (45) Date of Patent: *Feb. 27, 2007 (54) SWITCHING FREQUENCYJITTER HAVING (56) References Cited OUTPUT RIPPLE CANCEL

More information

(12) United States Patent (10) Patent No.: US 7,009,450 B2

(12) United States Patent (10) Patent No.: US 7,009,450 B2 USOO700945OB2 (12) United States Patent (10) Patent No.: US 7,009,450 B2 Parkhurst et al. (45) Date of Patent: Mar. 7, 2006 (54) LOW DISTORTION AND HIGH SLEW RATE OUTPUT STAGE FOR WOLTAGE FEEDBACK (56)

More information

Br 46.4%g- INTEGRATOR OUTPUT. Feb. 23, 1971 C. A. WALTON 3,566,397. oend CONVERT CHANNEL SELEC +REF. SEL ZERO CORRECT UNKNOWN SCNAL INT.

Br 46.4%g- INTEGRATOR OUTPUT. Feb. 23, 1971 C. A. WALTON 3,566,397. oend CONVERT CHANNEL SELEC +REF. SEL ZERO CORRECT UNKNOWN SCNAL INT. Feb. 23, 1971 C. A. WALTON DUAL, SLOPE ANALOG TO DIGITAL CONVERTER Filed Jan. 1, 1969 2. Sheets-Sheet 2n 2b9 24n CHANNEL SELEC 23 oend CONVERT +REF. SEL ZERO CORRECT UNKNOWN SCNAL INT. REFERENCE SIGNAL

More information

( 19 ) United States ( 12 ) Patent Application Publication ( 10 ) Pub. No. : US 2017 / A1 ( 52 ) U. S. CI. CPC... HO2P 9 / 48 ( 2013.

( 19 ) United States ( 12 ) Patent Application Publication ( 10 ) Pub. No. : US 2017 / A1 ( 52 ) U. S. CI. CPC... HO2P 9 / 48 ( 2013. THE MAIN TEA ETA AITOA MA EI TA HA US 20170317630A1 ( 19 ) United States ( 12 ) Patent Application Publication ( 10 ) Pub No : US 2017 / 0317630 A1 Said et al ( 43 ) Pub Date : Nov 2, 2017 ( 54 ) PMG BASED

More information

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1 (19) United States US 2013 0194836A1 (12) Patent Application Publication (10) Pub. No.: US 2013/0194836A1 Morris et al. (43) Pub. Date: (54) ISOLATED FLYBACK CONVERTER WITH (52) U.S. Cl. EFFICIENT LIGHT

More information

(12) United States Patent (10) Patent No.: US 7,843,234 B2

(12) United States Patent (10) Patent No.: US 7,843,234 B2 USOO7843234B2 (12) United States Patent () Patent No.: Srinivas et al. (45) Date of Patent: Nov.30, 20 (54) BREAK-BEFORE-MAKE PREDRIVER AND 6,020,762 A * 2/2000 Wilford... 326,81 LEVEL-SHIFTER 6,587,0

More information

United States Patent (19)

United States Patent (19) United States Patent (19) Eklund (54) HIGH VOLTAGE MOS TRANSISTORS 75) Inventor: Klas H. Eklund, Los Gatos, Calif. 73) Assignee: Power Integrations, Inc., Mountain View, Calif. (21) Appl. No.: 41,994 22

More information

USOO A. United States Patent (19) 11 Patent Number: 5,272,450 Wisherd (45) Date of Patent: Dec. 21, 1993

USOO A. United States Patent (19) 11 Patent Number: 5,272,450 Wisherd (45) Date of Patent: Dec. 21, 1993 O HIHHHHHHHHHHHHIII USOO5272450A United States Patent (19) 11 Patent Number: 5,272,450 Wisherd (45) Date of Patent: Dec. 21, 1993 (54) DCFEED NETWORK FOR WIDEBANDRF POWER AMPLIFIER FOREIGN PATENT DOCUMENTS

More information

United States Patent 19 Anderson

United States Patent 19 Anderson United States Patent 19 Anderson 54 LAMP (76) Inventor: John E. Anderson, 4781 McKinley Dr., Boulder, Colo. 80302 (21) Appl. No.: 848,680 22 Filed: Nov. 4, 1977 Related U.S. Application Data 63 Continuation

More information

USOO513828OA. United States Patent (19) 11 Patent Number: 5,138,280. Gingrich et al. (45) Date of Patent: Aug. 11, 1992

USOO513828OA. United States Patent (19) 11 Patent Number: 5,138,280. Gingrich et al. (45) Date of Patent: Aug. 11, 1992 O USOO513828OA United States Patent (19) 11 Patent Number: 5,138,280 Gingrich et al. (45) Date of Patent: Aug. 11, 1992 54 MULTICHANNEL AMPLIFIER WITH GAIN MATCHING OTHER PUBLICATIONS (75) Inventors: Randal

More information

USOO A. United States Patent (19) (11 Patent Number: 5,422,590 Coffman et al. 45 Date of Patent: Jun. 6, 1995

USOO A. United States Patent (19) (11 Patent Number: 5,422,590 Coffman et al. 45 Date of Patent: Jun. 6, 1995 b III USOO5422590A United States Patent (19) (11 Patent Number: 5,422,590 Coffman et al. 45 Date of Patent: Jun. 6, 1995 54 HIGH VOLTAGE NEGATIVE CHARGE 4,970,409 11/1990 Wada et al.... 307/264 PUMP WITH

More information

(12) United States Patent (10) Patent No.: US 7,557,649 B2

(12) United States Patent (10) Patent No.: US 7,557,649 B2 US007557649B2 (12) United States Patent (10) Patent No.: Park et al. (45) Date of Patent: Jul. 7, 2009 (54) DC OFFSET CANCELLATION CIRCUIT AND 3,868,596 A * 2/1975 Williford... 33 1/108 R PROGRAMMABLE

More information

(12) United States Patent (10) Patent No.: US 6,765,374 B1

(12) United States Patent (10) Patent No.: US 6,765,374 B1 USOO6765374B1 (12) United States Patent (10) Patent No.: Yang et al. (45) Date of Patent: Jul. 20, 2004 (54) LOW DROP-OUT REGULATOR AND AN 6,373.233 B2 * 4/2002 Bakker et al.... 323/282 POLE-ZERO CANCELLATION

More information

VG1P I MlP EN 20 MZPHFVGZP. mm mm m nuunnyyo I]! [(1816 [[Lllllllllllllllllll. VG1N MIN \gp L2 M2N [ vg2n V1.. V2. 5,508,639 Apr.

VG1P I MlP EN 20 MZPHFVGZP. mm mm m nuunnyyo I]! [(1816 [[Lllllllllllllllllll. VG1N MIN \gp L2 M2N [ vg2n V1.. V2. 5,508,639 Apr. United States Patent [191 Fattaruso mm mm m nuunnyyo I]! [(1816 [[Lllllllllllllllllll [11] Patent Number: [45] Date of Patent: Apr. 16, 1996 [54] CMOS CLOCK DRIVERS WITH INDUCTIVE COUPLING [75] Inventor:

More information

58) Field of Seash, which is located on the first core leg. The fifth winding,

58) Field of Seash, which is located on the first core leg. The fifth winding, US006043569A United States Patent (19) 11 Patent Number: Ferguson (45) Date of Patent: Mar. 28, 2000 54) ZERO PHASE SEQUENCE CURRENT Primary Examiner Richard T. Elms FILTER APPARATUS AND METHOD FOR Attorney,

More information

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1 (19) United States US 2005O286333A1 (12) Patent Application Publication (10) Pub. No.: US 2005/0286333 A1 Gupta et al. (43) Pub. Date: Dec. 29, 2005 (54) HIGH-VOLTAGE TOLERANT INPUT BUFFER CIRCUIT (76)

More information

73 Assignee: Dialight Corporation, Manasquan, N.J. 21 Appl. No.: 09/144, Filed: Aug. 31, 1998 (51) Int. Cl... G05F /158; 315/307

73 Assignee: Dialight Corporation, Manasquan, N.J. 21 Appl. No.: 09/144, Filed: Aug. 31, 1998 (51) Int. Cl... G05F /158; 315/307 United States Patent (19) Grossman et al. 54) LED DRIVING CIRCUITRY WITH VARIABLE LOAD TO CONTROL OUTPUT LIGHT INTENSITY OF AN LED 75 Inventors: Hyman Grossman, Lambertville; John Adinolfi, Milltown, both

More information

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1 (19) United States US 2011 O273427A1 (12) Patent Application Publication (10) Pub. No.: US 2011/0273427 A1 Park (43) Pub. Date: Nov. 10, 2011 (54) ORGANIC LIGHT EMITTING DISPLAY AND METHOD OF DRIVING THE

More information

aururu '12-k- ka-tsa United States Patent (19) Gronson [11] 3,983,416 (45) Sept. 28, 1976 (54) SHORT PULSE SEQUENTIAL WAVEFORM

aururu '12-k- ka-tsa United States Patent (19) Gronson [11] 3,983,416 (45) Sept. 28, 1976 (54) SHORT PULSE SEQUENTIAL WAVEFORM United States Patent (19) Gronson (54) SHORT PULSE SEQUENTIAL WAVEFORM GENERATOR (75 Inventor: Harry M. Cronson, Lexington, Mass. 73) Assignee: Sperry Rand Corporation, New York, N.Y. 22 Filed: Dec., 1974

More information

72 4/6-4-7 AGENT. Sept. 10, 1963 R. P. SCHNEIDER ETAL 3,103,617. Filed May 6, 1958 PHLP E. SHAFER WOLTAGE REGULATION WITH TEMPERATURE COMPENSATION

72 4/6-4-7 AGENT. Sept. 10, 1963 R. P. SCHNEIDER ETAL 3,103,617. Filed May 6, 1958 PHLP E. SHAFER WOLTAGE REGULATION WITH TEMPERATURE COMPENSATION Sept. 10, 1963 R. P. SCHNEIDER ETAL 3,103,617 WOLTAGE REGULATION WITH TEMPERATURE COMPENSATION Filed May 6, 198 BY INVENTORS. ROBERT R SCHNEDER ALBERT.J. MEYERHOFF PHLP E. SHAFER 72 4/6-4-7 AGENT United

More information

the sy (12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States (43) Pub. Date: Jan. 29, 2015 slope Zero-CIOSSing

the sy (12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States (43) Pub. Date: Jan. 29, 2015 slope Zero-CIOSSing (19) United States (12) Patent Application Publication (10) Pub. No.: US 2015/0028830 A1 CHEN US 2015 0028830A1 (43) Pub. Date: (54) (71) (72) (73) (21) (22) (30) CURRENTMODE BUCK CONVERTER AND ELECTRONIC

More information

(12) United States Patent (10) Patent No.: US 6,373,236 B1. Lemay, Jr. et al. (45) Date of Patent: Apr. 16, 2002

(12) United States Patent (10) Patent No.: US 6,373,236 B1. Lemay, Jr. et al. (45) Date of Patent: Apr. 16, 2002 USOO6373236B1 (12) United States Patent (10) Patent No.: Lemay, Jr. et al. (45) Date of Patent: Apr. 16, 2002 (54) TEMPERATURE COMPENSATED POWER 4,205.263 A 5/1980 Kawagai et al. DETECTOR 4,412,337 A 10/1983

More information

(12) United States Patent

(12) United States Patent (12) United States Patent Tang USOO647.6671B1 (10) Patent No.: (45) Date of Patent: Nov. 5, 2002 (54) PING-PONG AMPLIFIER WITH AUTO ZERONG AND CHOPPING (75) Inventor: Andrew T. K. Tang, San Jose, CA (US)

More information

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1 US 2012014.6687A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2012/014.6687 A1 KM (43) Pub. Date: (54) IMPEDANCE CALIBRATION CIRCUIT AND Publication Classification MPEDANCE

More information

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1 US 2011 O187416A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2011/0187416A1 Bakker (43) Pub. Date: Aug. 4, 2011 (54) SMART DRIVER FOR FLYBACK Publication Classification CONVERTERS

More information

United States Patent (19) Onuki et al.

United States Patent (19) Onuki et al. United States Patent (19) Onuki et al. 54). IGNITION APPARATUS FOR AN INTERNAL COMBUSTION ENGINE 75 Inventors: Hiroshi Onuki; Takashi Ito, both of Hitachinaka, Katsuaki Fukatsu, Naka-gun; Ryoichi Kobayashi,

More information

(51) Int. Cl... HoH 316 trolling a state of conduction of AC current between the

(51) Int. Cl... HoH 316 trolling a state of conduction of AC current between the USOO58599A United States Patent (19) 11 Patent Number: 5,8,599 ROSenbaum () Date of Patent: Oct. 20, 1998 54 GROUND FAULT CIRCUIT INTERRUPTER 57 ABSTRACT SYSTEM WITH UNCOMMITTED CONTACTS A ground fault

More information

United States Patent (19) Rousseau et al.

United States Patent (19) Rousseau et al. United States Patent (19) Rousseau et al. USOO593.683OA 11 Patent Number: 5,936,830 (45) Date of Patent: Aug. 10, 1999 54). IGNITION EXCITER FOR A GASTURBINE 58 Field of Search... 361/253, 256, ENGINE

More information

United States Patent (19) Curcio

United States Patent (19) Curcio United States Patent (19) Curcio (54) (75) (73) (21) 22 (51) (52) (58) (56) ELECTRONICFLTER WITH ACTIVE ELEMENTS Inventor: Assignee: Joseph John Curcio, Boalsburg, Pa. Paoli High Fidelity Consultants Inc.,

More information

(12) United States Patent (10) Patent No.: US B2. Chokkalingam et al. (45) Date of Patent: Dec. 1, 2009

(12) United States Patent (10) Patent No.: US B2. Chokkalingam et al. (45) Date of Patent: Dec. 1, 2009 USOO7626469B2 (12) United States Patent (10) Patent No.: US 7.626.469 B2 Chokkalingam et al. (45) Date of Patent: Dec. 1, 2009 (54) ELECTRONIC CIRCUIT (58) Field of Classification Search... 33 1/8, 331/16-18,

More information

Economou. May 14, 2002 (DE) Aug. 13, 2002 (DE) (51) Int. Cl... G01R 31/08

Economou. May 14, 2002 (DE) Aug. 13, 2002 (DE) (51) Int. Cl... G01R 31/08 (12) United States Patent Hetzler USOO69468B2 (10) Patent No.: () Date of Patent: Sep. 20, 2005 (54) CURRENT, VOLTAGE AND TEMPERATURE MEASURING CIRCUIT (75) Inventor: Ullrich Hetzler, Dillenburg-Oberscheld

More information

United States Patent (19) Evans

United States Patent (19) Evans United States Patent (19) Evans 54 CHOPPER-STABILIZED AMPLIFIER (75) Inventor: Lee L. Evans, Atherton, Ga. (73) Assignee: Intersil, Inc., Cupertino, Calif. 21 Appl. No.: 272,362 (22 Filed: Jun. 10, 1981

More information

(12) United States Patent

(12) United States Patent (12) United States Patent Kang et al. USOO6906581B2 (10) Patent No.: (45) Date of Patent: Jun. 14, 2005 (54) FAST START-UP LOW-VOLTAGE BANDGAP VOLTAGE REFERENCE CIRCUIT (75) Inventors: Tzung-Hung Kang,

More information

11 Patent Number: 5,874,830 Baker (45) Date of Patent: Feb. 23, ADAPTIVELY BAISED VOLTAGE OTHER PUBLICATIONS

11 Patent Number: 5,874,830 Baker (45) Date of Patent: Feb. 23, ADAPTIVELY BAISED VOLTAGE OTHER PUBLICATIONS USOO5874-83OA 11 Patent Number: Baker (45) Date of Patent: Feb. 23, 1999 United States Patent (19) 54 ADAPTIVELY BAISED VOLTAGE OTHER PUBLICATIONS REGULATOR AND OPERATING METHOD Micropower Techniques,

More information

United States Patent (19)

United States Patent (19) United States Patent (19) Crawford 11 Patent Number: 45) Date of Patent: Jul. 3, 1990 54 (76) (21) 22 (51) (52) (58) 56 LASERRANGEFINDER RECEIVER. PREAMPLETER Inventor: Ian D. Crawford, 1805 Meadowbend

More information

USOO A United States Patent (19) 11 Patent Number: 5,892,398 Candy (45) Date of Patent: Apr. 6, 1999

USOO A United States Patent (19) 11 Patent Number: 5,892,398 Candy (45) Date of Patent: Apr. 6, 1999 USOO5892398A United States Patent (19) 11 Patent Number: Candy () Date of Patent: Apr. 6, 1999 54 AMPLIFIER HAVING ULTRA-LOW 2261785 5/1993 United Kingdom. DISTORTION 75 Inventor: Bruce Halcro Candy, Basket

More information

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1. FOSS (43) Pub. Date: May 27, 2010

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1. FOSS (43) Pub. Date: May 27, 2010 US 2010O126550A1 (19) United States (12) Patent Application Publication (10) Pub. No.: US 2010/0126550 A1 FOSS (43) Pub. Date: May 27, 2010 (54) APPARATUS AND METHODS FOR Related U.S. Application Data

More information

(12) United States Patent

(12) United States Patent (12) United States Patent Black, Jr. USOO6759836B1 (10) Patent No.: (45) Date of Patent: Jul. 6, 2004 (54) LOW DROP-OUT REGULATOR (75) Inventor: Robert G. Black, Jr., Oro Valley, AZ (US) (73) Assignee:

More information

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1. Luo et al. (43) Pub. Date: Jun. 8, 2006

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1. Luo et al. (43) Pub. Date: Jun. 8, 2006 (19) United States US 200601 19753A1 (12) Patent Application Publication (10) Pub. No.: US 2006/01 19753 A1 Luo et al. (43) Pub. Date: Jun. 8, 2006 (54) STACKED STORAGE CAPACITOR STRUCTURE FOR A THIN FILM

More information

(12) United States Patent (10) Patent No.: US 6, 177,908 B1

(12) United States Patent (10) Patent No.: US 6, 177,908 B1 USOO6177908B1 (12) United States Patent (10) Patent No.: US 6, 177,908 B1 Kawahata et al. (45) Date of Patent: Jan. 23, 2001 (54) SURFACE-MOUNTING TYPE ANTENNA, 5,861,854 * 1/1999 Kawahate et al.... 343/700

More information

(12) United States Patent (10) Patent No.: US 8,766,692 B1

(12) United States Patent (10) Patent No.: US 8,766,692 B1 US008766692B1 (12) United States Patent () Patent No.: Durbha et al. (45) Date of Patent: Jul. 1, 2014 (54) SUPPLY VOLTAGE INDEPENDENT SCHMITT (56) References Cited TRIGGER INVERTER U.S. PATENT DOCUMENTS

More information

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States US 2015 0028681A1 (12) Patent Application Publication (10) Pub. No.: US 2015/0028681 A1 L (43) Pub. Date: Jan. 29, 2015 (54) MULTI-LEVEL OUTPUT CASCODE POWER (57) ABSTRACT STAGE (71)

More information

United States Patent (19) (11) 4,130,822

United States Patent (19) (11) 4,130,822 34.3a700 MS AU 26 EX l9/78 OR 4 gl30,822 United States Patent (19) (11) 4,130,822 Conroy Dec. 19, 1978 l2/ - (4) S A FOREIGN PATENT DOCUMENTS (7 Inventor: Peter J. Conroy, Scottsdale, Ariz. 10083 9/193

More information

(12) United States Patent (10) Patent No.: US 7,577,002 B2. Yang (45) Date of Patent: *Aug. 18, 2009

(12) United States Patent (10) Patent No.: US 7,577,002 B2. Yang (45) Date of Patent: *Aug. 18, 2009 US007577002B2 (12) United States Patent (10) Patent No.: US 7,577,002 B2 Yang (45) Date of Patent: *Aug. 18, 2009 (54) FREQUENCY HOPPING CONTROL CIRCUIT 5,892,352 A * 4/1999 Kolar et al.... 323,213 FOR

More information

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States US 20150145495A1 (12) Patent Application Publication (10) Pub. No.: US 2015/0145495 A1 Tournatory (43) Pub. Date: May 28, 2015 (54) SWITCHING REGULATORCURRENT MODE Publication Classification

More information

(12) United States Patent (10) Patent No.: US 6,353,344 B1

(12) United States Patent (10) Patent No.: US 6,353,344 B1 USOO635,334.4B1 (12) United States Patent (10) Patent No.: Lafort (45) Date of Patent: Mar. 5, 2002 (54) HIGH IMPEDANCE BIAS CIRCUIT WO WO 96/10291 4/1996... HO3F/3/185 (75) Inventor: Adrianus M. Lafort,

More information

(12) United States Patent (10) Patent No.: US 6,433,976 B1. Phillips (45) Date of Patent: Aug. 13, 2002

(12) United States Patent (10) Patent No.: US 6,433,976 B1. Phillips (45) Date of Patent: Aug. 13, 2002 USOO6433976B1 (12) United States Patent (10) Patent No.: US 6,433,976 B1 Phillips (45) Date of Patent: Aug. 13, 2002 (54) INSTANTANEOUS ARC FAULT LIGHT 4,791,518 A 12/1988 Fischer... 361/42 DETECTOR WITH

More information

(10) Patent No.: US 8,120,347 B1

(10) Patent No.: US 8,120,347 B1 USOO812O347B1 (12) United States Patent Cao (54) (76) (*) (21) (22) (51) (52) (58) (56) SAMPLE AND HOLD CIRCUIT AND METHOD FOR MAINTAINING UNITY POWER FACTOR Inventor: Notice: Huy Vu Cao, Fountain Valley,

More information

United States Patent (19) Mazin et al.

United States Patent (19) Mazin et al. United States Patent (19) Mazin et al. (54) HIGH SPEED FULL ADDER 75 Inventors: Moshe Mazin, Andover; Dennis A. Henlin, Dracut; Edward T. Lewis, Sudbury, all of Mass. 73 Assignee: Raytheon Company, Lexington,

More information

(*) Notice: Subject to any disclaimer, the term of this E. E. E. " "...O.E.

(*) Notice: Subject to any disclaimer, the term of this E. E. E.  ...O.E. USOO6957055B2 (12) United States Patent (10) Patent No.: US 6,957,055 B2 Gamliel (45) Date of Patent: Oct. 18, 2005 (54) DOUBLE BALANCED FET MIXER WITH 5,361,409 A 11/1994 Vice... 455/326 HIGH IP3 AND

More information

(12) United States Patent

(12) United States Patent (12) United States Patent Burzio et al. USOO6292039B1 (10) Patent No.: (45) Date of Patent: Sep. 18, 2001 (54) INTEGRATED CIRCUIT PHASE-LOCKED LOOP CHARGE PUMP (75) Inventors: Marco Burzio, Turin; Emanuele

More information

III. United States Patent (19) Russell et al. 11 Patent Number: 5,500,576 45) Date of Patent: Mar. 19, 1996

III. United States Patent (19) Russell et al. 11 Patent Number: 5,500,576 45) Date of Patent: Mar. 19, 1996 United States Patent (19) Russell et al. 54 75 T3) 21 22 (63) (51) 52 (58 56) LOW HEIGHT BALLAST FOR FLUORESCENT LAMPS Inventors: Randy G. Russell, Glen Ellyn; Kent E. Crouse, Hanover Park; Peter W. Shackle,

More information

(12) United States Patent (10) Patent No.: US 9,449,544 B2

(12) United States Patent (10) Patent No.: US 9,449,544 B2 USOO9449544B2 (12) United States Patent () Patent No.: Duan et al. (45) Date of Patent: Sep. 20, 2016 (54) AMOLED PIXEL CIRCUIT AND DRIVING (58) Field of Classification Search METHOD CPC... A01B 12/006;

More information

United States Patent (19)

United States Patent (19) United States Patent (19) Mongoven et al. (54) 75 73) 21 22 (51) (52) 58) 56 POWER CRCUT FOR SERIES CONNECTED LOADS Inventors: Michael A. Mongoven, Oak Park; James P. McGee, Chicago, both of 1. Assignee:

More information

Corporation, Armonk, N.Y. (21) Appl. No.: 755, Filed: Dec. 29, ) Int. Cl... HO2M 1/18. 52) U.S. Cl /54; 363/87

Corporation, Armonk, N.Y. (21) Appl. No.: 755, Filed: Dec. 29, ) Int. Cl... HO2M 1/18. 52) U.S. Cl /54; 363/87 United States Patent (19) Ferraiolo et al. (54) OVER-VOLTAGE INTERRUPT FOR A PHASE CONTROLLED REGULATOR 75) Inventors: Frank A. Ferraiolo, Newburgh; Roy K. Griess, Wappingers Falls, both of N.Y. 73 Assignee:

More information

United States Patent (19)

United States Patent (19) United States Patent (19) Kowalewski (54) RADIO FREQUENCY SWITCH EMPLOYING REED SWITCHES AND A QUARTER WAVE LINE 75) inventor: Rolf E. Kowalewski, Palatine, Ill. (73) Assignee: Motorola, Inc., Franklin

More information