EUFANET Toulouse conferences, November 28th-29th, 2011 Stéphane Bellenger, IPDiA

Size: px
Start display at page:

Download "EUFANET Toulouse conferences, November 28th-29th, 2011 Stéphane Bellenger, IPDiA"

Transcription

1 3D low-profile Silicon interposer using Passive Integration (PICS) and Advanced Packaging Solutions EUFANET Toulouse conferences, November 28th-29th, 2011 Stéphane Bellenger, IPDiA

2 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

3 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

4 Aerospace application requirements From long time being, most of the following key characteristics has driven the aerospace applications development, with more intensity since last years linked to sensors & captor development and integration using advanced MEMS technologies: Higher integration level and miniaturization (Increasing the functionality combination and the complexity within a single package) More memory, more sensor, more calculation, more RF communication Outisde components localization, meanings, Extended temperature ranges (From -65 C up to 150 C ) Rapid temperature changes during system wake-up Resistance to external aggressions (Particles, Humidity) Hermiticity Packaging and product reliability (Vibration, Thermal cycling, extreme conditions, ) Low energy consumption

5 Aerospace application requirements All of these previous requirements are based on the following reasons (Why), and application domains (Where): Why? To design equipment as small as, as light as possible (Weight & space saving) To combine a maximum of electronics into well integrated boxes To better support high levels of vibrations Huge thermal variations during flight, orbiting. Having the sensors closest to the hottest areas for efficient monitoring Improved operations when batteries or solar cells are used. Smaller energy sources are also the lighter ones. Where? Satellite sensors, communication systems and mission control electronics, power control Launchers flight control and communication systems Avionic and space mechanical constraint sensors & analysers

6 Medical application requirements From last 5-7 years huge development activities for medical application, we recognize key factors highlighted by the main players, especially for nomad or implantable applications such as pacemaker, defibrillator, cardiac rhythm management, hearing aid (Cochlear implant, external behind-the-ear, in-the-ear, invisible canal, ), blood pressure control, glaucoma control, electronic lens, motion control, and more. - To increase the life time of the module (More important requirement for implantable modules compared to external nomad modules). As an example, to increase from 8-10 years to years implantable defibrillator module life time - To increase the range and the quality of the functionalities within the same volume for the module: more computing, more memory footprint, more RF communication (WiFi, Bluetooth, etc ), more sensors for diagnostic, etc As an example, to put autofocus capability for presbyopia dynamic recovering within bionic contact lens - To improve the comfort of the patient (End user). As an example, to replace behind-the-ear by in-the-ear or implantable hearing aid modules in order to decrease the equipment weight decreasing and improve the discretion

7 Implications for electronic modules As the main differentiators in most of the medical applications, the key electronic components as well as the general electronic architecture are directly managed by the application owner. Others components including passives, discretes, substrate and general packaging solution is also a big part of the application roadmap in order to address the following main application requirements: To decrease the power consumptions during stand-by modes (Leakage currents) and operating mode (Global power consumption) Reduce the component power consumption Active components this is addressed by the Medical Module Makers with their external suppliers and their internal chip development within the IC roadmap Passives components this addressed by the Medical Module makers with their external suppliers with more limitation. Passive Integration is a more interesting solution (Developed later on) Reduce the power consumption linked to the substrate (Tracks width, length) Standard PCB roadmap (Limitation) Standard ceramic roadmap (Limitation) Silicon Interposer is an improved alternative solution (Wafer fab design rules) Reduce the power consumption linked to external component interconnections Passive Integration on silicon (Reduce line width and length between passive) Silicon interposer as a platform to receive external components (3D packaging)

8 Implications for electronic modules As the main differentiators in most for the applications described, the key electronic components as well as the general electronic architecture are directly managed by the application owner. Others components including passives, discrete, substrate and general packaging solution is also a big part of the module manufacturers roadmap in order to address the following main application requirements: Vertical integration in z axis in order to remain with the smallest footprint as possible for the module of the module (Advanced 3D packaging). This roadmap is facing some important and existing challenges or limitations Most of the components need to be accessible at the die level. Some time, it is not possible to get sales contract. When is accessible, the wafer requires to be supplied in order to generate the die thickness and pads (Bumps) we want Wafer back-end technology access: wafer bumping, thinning and sawing Most of the external components have an unchanged footprint and technology (Components on the shelf for passives, switches, Receivers, etc ) no easy way for a vertical integration solution with a standard stack technology 3D stacking solution with dimensional component mismatch? Interconnection strategy linked to various pad termination (Pads and the nature of the end metal, bumps and the nature of the materials)? Process development and industrial strategy linked to mixed technologies: SMD soldering, chip gluing and wire-bonding, flip-chipping, glob-top, underfill, etc Material mismatch between most of the external components (Silicon) and laminated, organic or ceramic substrates reliability limitation

9 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

10 Which solutions? IPDiA proposals Thanks to the 3 roadmap focuses to be worked out with external electronic suppliers, IPDiA technology and products is a-well adapted solution: Replacing discrete Passive by Integrated passive component Leakage current reduction during stand-by modes Better form factor for capacitors and inductors Components integration capabilities thanks to RF domain Reliability enhancement Using silicon substrate instead of PCB/Ceramic substrate Smallest track length between passives, and between components Higher routing density (Factor 10 reduction) Smallest footprint capability 2D and 3D Interposer platform More compatible for IC integration on top of (CoB or flip/chip) Better thermo-mechanical compatibility Optimized vertical integration and size at optimum footprint

11 IPDIA overview Company located in Caen, Normandy, France More than 50 years of success in semiconductors including 8 years in 3D silicon passive devices Dedicated campus covering 7 hectares, including IPDiA s headquarters Sales and Marketing organization Strong R&D Team 6 wafer fab with integrated passives capacity of 150k wafers/year

12 , a new company based on a unique technology IPDIA s PICS passive integration (IPD) technology is a highly efficient way to integrate 10 s to 100 s of passive components such as resistors, capacitors, inductors, PIN Diodes and Zener Diodes in a single Silicon die.

13 Product range 3D Silicon Submounts / Interposers 2D and 3D interposer products for hih tech industrial and Medical Submount for HB LED Packaging + ESD Protection TVS (transient voltage suppressor) for HB LED 3D Silicon RF A range a standard products such as filter, balun, coupler Customized component network (Application Specific Integrated Passives) for RF applications. 3D Silicon Capacitors A range a standard products High stability for demanding application Low Profile for height constraint application Wire bonding for near decoupling in IC packaging Customized component network ASIP (Application Specific Integrated Passives) for advanced decoupling applications.

14 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

15 Passive Integration technology platform High or Low Ohmic Silicon substrate High Quality Factor Inductors and superior selfresonance frequency 10GHz Polysilicon Resistors up to 100kOhms with excellent matching capabilities (<0.1%) Very High Density Capacitors up to 10µF and MIM Capacitors up to 100pF both with ultra low ESR Zener Diodes for ESD protection BV>10V and ESD Capability 15KV Air discharge (IEC , level4) PIN diodes for RF switch applications Isolation > C ε = 0 ε e S S

16 PICS High Density Capacitors Trench capacitor technology ε C = 0 ε e S S Density (nf/mm²) PICS1 PICS2 PICS Depth 17µm 30µm > 45µm

17 Capacitance technology roadmap PICS nf/mm², 12 BV PICS3 «HV» 250 nf/mm², 30 BV PICS4 «HV» 400 nf/mm², 30 BV PICS4 400 nf/mm², 12 BV Production PICS3 250 nf/mm², 12 BV R&D

18 PICS Inductances : Q factors Q-factor : RFCMOS, PICS1, Qexceed & Qexceed+ Qexceed+8 Qexceed+4 Qexceed Copper PCS1 Aluminum RFCMOS45n Aluminum Comparison based on a 4 nh coil

19 PICS Inductances: Q factors Maximum Quality factor Inductance (nh) Qexceed Qexceed+8 Qmax @18GHz 100@18GHz > 2,4 51@4.3GHz 71@4.3GHz > 4,2 45@2.5GHz 63@2.5GHz > 6 33@2GHz 55@2GHz >

20 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

21 PICS Silicon-Interposer, generals Integration of passive component (Wafer processing) To build /adapt a full system module (adding Passives and Diodes) To miniaturize the system thanks to PICS form factor & performances A platform to receive external components (Chip-to-Wafer processing) External IC s in picked & placed or flipped technologies SMD s or discrete packages in surface mount technology To interconnect integrated passives & external components (2D-interposer) Interconnection factor prepared from packages to advanced IC s Interconnection dimensions thanks to wafer processing Optimized performances thanks to small interconnection dimension To interconnect top and bottom sides (3D-interposer) Conductive vias (Wafer processing) Double-side patterning process (Various metal finishing options)

22 Advantages of Si-Interposer for Advanced Packaging solutions for Medical modules Substrate Printed Circuit Board (PCB) Thick/thin flex Ceramic Silicon Interposer Line width / Spacing 90µm down to 65µm for advanced PCB technologies 75µm down to 50µm for advanced thin flex technologies 75 µm to 50µm for advanced LTCC technologies 5µm Accuracy around 25µm Accuracy around 15µm Accuracy around 15µm or less for LTCC Below 1µm Metal layers for signal and routing management One metal layer inbetween 2 thick laminated layer Two layers for advanced flex technology One layer No limitation (2 to 3 layer) Via diameter 200µm or below for advanced PCB 150µm for the best in class 120µm for advanced LTCC 75µm or below Comparison on main dimensions aspects

23 Advantages of Si-Interposer for Advanced Packaging solutions for Medical modules Substrate Printed Circuit Board (PCB) Thick flex Ceramic Silicon Interposer CTE1 ~ 20 ppm/ K ~ 20 ppm/ K ~ 10 ppm/ K ~ 2 ppm/ C Big CTE mismatch with DSP and memories die set Big CTE mismatch with DSP and memories die set Slight CTE mismatch with DSP and memories die set No CTE mismatch with DSP and memories die set Temperature Limited to 250 C with warpage Lower than 200 C with polymer degradation Higher than 400 C Higher than 400 C Process compatibility Very good with SMD Intermediate with SMD Good with SMD Good with SMD Critical with silicon die set Intermediate with silicon die set Good with silicon die set Perfectly adjusted for silicon die set Comparison on main thermal, thermo-mechanical and material aspects

24 General 2D-Interposer Platform Die 2 Die 1 Interposers only Interposer Die 1 Die 2 Interposers with IPD Interposer + passive devices PICS IPD Page 8

25 General 3D-Interposer Platform Die 2 Die 1 Interposers only Interposer Die 1 Die 1 Interposers with IPD Interposer + passive devices PICS IPD Die 1 Page 9

26 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

27 2D-PICS Interposer Platform Active components to be mounted onto the PICS interposer Silicon die (Digital IC s, Analog IC s, low power discrete) Small packages (Passive SMD, Oscillators, Diodes, Transistors, etc ) Die 1 Passive Integrated Die (PICS) Die 2 Interconnection processes : Wafer level package C2W Vertical die : die pick & place, wire-bond, dam&fill Planar die : flip-chip and underfill packages pick & place : solder print, pick&place, reflow Silicon die to be reported : main characteristics Die size : 250µm x 250µm up to 15mmx15mm Die thickness : 80µm min Pad size / pitch min : 40µm / 60µm Aluminum based end-metal

28 2D-PICS Interposer Platform Stacked die design : Necessary for vertical die technologies Specific die-pad design onto interposer (Adhesion / reliability) Thermal dissipation requirement as an option o Conductive glue : Raw Silicon or metalized back-side o Solder material : Back-side metalized die Conductive/non conductive glue characteristics Low stress, lower CTE as possible Low bleeding effect (Jetting technology is preferred) Thickness control for reliability (Thermal cycling) Gold ball bonding (20µm diameter min, ball size 45µm) Reverse ball stitch on ball (rbsob) for low profile modules Aluminum based metal on die pad and interposer patterns Protection required with glob-top or dam & fill (Better definition)

29 2D-PICS Interposer Platform Flip-Chip design : Space saving Bumping and thinning processes o Thinning down to 80µm thickness o 30µm bump diameter (Min), 50µm bump pitch o [5µm;80µm] bump height (Gold, SAC Solder, Gold-Tin, CuSn) Stencil printing (Solder bumps) Pitch > 150µm Gold stud bumping Opening pad > 50µm Galvanic growing (Solder / Gold) Pitch min 40µm Flip-chip processes o Flux dipping + reflow + flux cleaning (Solder bumps) o Thermo-compression (Gold-Gold Interco, ACF, NCF) Underfilling process o Adapted material (Low stress, lower CTE as possible) o Controlled volume and bleeding effect (Jetting technology)

30 2D-PICS Interposer Platform Constraints to anticipate: Mixed technologies (Chip-on wafer / Flip-chip on wafer) Interposer end metal suitable for o Die pad (vertical technologies) : ENiG (Low cost) o Gold ball bonding metallization : Aluminum o Solder bump flip-chip : ENiG (Low cost) o Gold bump, gold stud bump : Aluminum / Gold Low cost : ENiG maskable process for both wire bond (Al) and solder flip-chip (NiAu) Medium cost : TiW/Au full metallization for wire bond and thermocompression Mixed glue/solder pick & place and flip-chip processing Operational flow to manage o Solder print on wafer o Package pick & place, then vertical die pick & place o Reflow soldering and flux cleaning o Flip-chip : thermo-compression / Flux dipping-reflow o Wire bonding, then dam & fill (vertical die) Thermal process influences on material and components

31 2D-PICS Interposer Examples Market Application: AC/DC converter in CSP package Frequency range: 100 MHz Components: Resistors, capacitors, Inductor, Interconnects PICS die C in L C out CMOS die Active die flip-chipped on the IPD Module architecture Active die flip-chipped on the IPD 5 mm x 5 mm Market Application : Cellular in HVQFN package IPD RF module (with 73 SMD embedded) for W-CDMA & GSM RF transceiver MHz & GHz RF Silicon carrier flip chipped on lead frame (SIP) Components: RF capacitors, RF inductors, RF baluns, loop filters, decoupling capacitors and RF ESD protections.

32 2D-PICS Interposer Examples 3 Active dies flip-chipped on the IPD 7.00 mm x 7.00 mm Digital TV (Dual TV Tuner) 2 tuners flipped over PICS Interposer SnAg galvanic bumps on actives die Capacitors, Resistor on PICS, interconnection External Aluminum pads Module picked and place over laminated substrate (LGA package) Sensor µctrl TX 3 Active dies flip-chipped on the IPD 7.00 mm x 7.00 mm IPD 2 nd interconnect bumps on IPD Double flip-chip on foil Medical (In-vivo T monitoring) 3 die flipped over PICS Interposer Gold stud bumps on actives die Capacitors, Resistor and PIN Diode on PICS, interconnection External solder balls (WLCSP) Module flipped over flex substrate

33 2D-PICS Interposer Examples Defibrillator (RF Module demonstrator) Shown during MiNaPAD Grenoble 2011 by SORIN PRIIM Project (French government subsidies) SORIN, CEA-LETI, IPDiA Partnership PICS Technology in 2D-interposer Platform

34 2D architecture exemple for hearing aids EEPROM Interposer DSP All compoents are reported to the upper interposer side Passive Integartion technology for R, L and C EEPROM Pad distrib ution suitbale for wire bonding technology to interconnect the module to the external applicative substrate EEPROM DSP Interposer size depend on the number of external SMD, the Passive Integration scenario (Passive component values) and the external die set dimension

35 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

36 3D-PICS Interposer with Via +/-PICS - Reduced RC delays - Low resistivity - Smallest area - High routing density - Low power consumption - Short connection - High density - Good heat dissipation

37 3D-PICS Interposer : Via structure Passivation 1 Organic passivation layer metal 1 - Aluminium Finition 1 - Ni-Au metal 2 - Copper dielectric 1 - Oxide Dielectric 2 Nitride dielectric in vias - Oxide Silicon dielectric 0 - Oxide Via Copper filling Passivation 0 Organic passivation Layer metal 0 - Copper Finition 0 - Ni-Au Via structure on Integrated Passive (PICS2 Cu generation)

38 3D-PICS Interposer : Vias 3D interposer main characteristics Integrated Passive (PICS2 Cu generation)

39 3D-PICS Interposer : Vias Electrical performances Series resistors of vias versus frequency Results on through silicon vias with a 75µm diameter and a 300µm depth Parasitic Inductors of vias versus frequency

40 3D-PICS Interposer : Examples Interposer with TSV and Cu routing on the wafer backside Interposer for lighting platform

41 3D-PICS Interposer : Examples Top side Cross section Bottom side - PICS2 Cu (Passive Integration generation) - Top side with one µ-controller flipped + underfill (Jetting) - Bottom side with one RF-die flipped + underfill (Jetting) - WL-CSP Module with end 300µm Leadfree solder balls

42 3D architecture exemple for hearing aids EEPROM Interposer DSP All SMD components and EEPROM are reported to the upper interposer side DSP is reported to the bottom side Vias technologie to redistribute the solder ball at the interposer bottom side EEPROM Solder ball diameter & pitches could be 100µm / 300µm depending on DSP die thickness DSP EEPROM Interposer size depend on the number of external SMD, the Passive Integration scenario (Passive component values) and the external die set dimension

43 3D architecture exemple for higher integration requirements (PoP) Interposer EEPROM + Interposer DSP + Interposer Interposer size depend on the number of external SMD, the Passive Integration scenario (Passive component values) and the external die set dimension 1,20mm 0,80mm DSP EEPROM EEPROM EEPROM DSP DSP Interposer DSP

44 3D Advanced Integration trends Application requirements examples: implications for electronics modules Which solutions? IPDiA proposal general overview Passive Integrated Platform : 2D & 3D silicon usage - Deep trench capacitor : how to integrate more - Inductance : enhanced Q-factor highway PICS Silicon-Interposer. Generals 2D Interposer Platform : external components & interconnect - External Components : Chip-to-Wafer usage - 2D Connective Substrate : technical challenges & benefits - Module on Board / Flip Chip Module usages 3D Interposer Platform : how to create 3D interconnect - Via technology / Two-sides routing : - Flip Chip Module usage Conclusions

45 Conclusions Passive integration technologies coupled with 2D/3D-interposers bring differentiations and miniaturization 3D Silicon and IPD platforms are now fully visible in Medical applications Main driver is the packaging integration density, the number of passive components and external IC integration Lower vias diameter and pitches, as well as thinner interposer platforms will is achievable

46 Thanks for your attention

The 3D Silicon Leader

The 3D Silicon Leader The 3D Silicon Leader 3D Silicon IPD for smaller and more reliable Implantable Medical Devices ATW on Advanced Packaging for Wireless Medical Devices Mohamed Mehdi Jatlaoui, Sébastien Leruez, Olivier Gaborieau,

More information

The 3D silicon leader. March 2012

The 3D silicon leader. March 2012 The 3D silicon leader March 2012 IPDiA overview Company located in Caen, Normandy, France Dedicated to manufacturing of integrated passive devices Employing 100 people and operating own wafer fab Strong

More information

A unique 3D Silicon Capacitor with outstanding performances in terms of DC leakage and reliability performances. Catherine Bunel R&D Director

A unique 3D Silicon Capacitor with outstanding performances in terms of DC leakage and reliability performances. Catherine Bunel R&D Director A unique 3D Silicon Capacitor with outstanding performances in terms of DC leakage and reliability performances. Catherine Bunel R&D Director Agenda Introduction Ipdia core technology Application overview

More information

Flip-Chip for MM-Wave and Broadband Packaging

Flip-Chip for MM-Wave and Broadband Packaging 1 Flip-Chip for MM-Wave and Broadband Packaging Wolfgang Heinrich Ferdinand-Braun-Institut für Höchstfrequenztechnik (FBH) Berlin / Germany with contributions by F. J. Schmückle Motivation Growing markets

More information

Fraunhofer IZM - ASSID

Fraunhofer IZM - ASSID FRAUNHOFER-INSTITUT FÜR Zuverlässigkeit und Mikrointegration IZM Fraunhofer IZM - ASSID All Silicon System Integration Dresden Heterogeneous 3D Wafer Level System Integration 3D system integration is one

More information

Silicon Interposers enable high performance capacitors

Silicon Interposers enable high performance capacitors Interposers between ICs and package substrates that contain thin film capacitors have been used previously in order to improve circuit performance. However, with the interconnect inductance due to wire

More information

SiP packaging technology of intelligent sensor module. Tony li

SiP packaging technology of intelligent sensor module. Tony li SiP packaging technology of intelligent sensor module Tony li 2016.9 Contents What we can do with sensors Sensor market trend Challenges of sensor packaging SiP technology to overcome challenges Overview

More information

Signal Integrity Design of TSV-Based 3D IC

Signal Integrity Design of TSV-Based 3D IC Signal Integrity Design of TSV-Based 3D IC October 24, 21 Joungho Kim at KAIST joungho@ee.kaist.ac.kr http://tera.kaist.ac.kr 1 Contents 1) Driving Forces of TSV based 3D IC 2) Signal Integrity Issues

More information

B. Flip-Chip Technology

B. Flip-Chip Technology B. Flip-Chip Technology B1. Level 1. Introduction to Flip-Chip techniques B1.1 Why flip-chip? In the development of packaging of electronics the aim is to lower cost, increase the packaging density, improve

More information

POSSUM TM Die Design as a Low Cost 3D Packaging Alternative

POSSUM TM Die Design as a Low Cost 3D Packaging Alternative POSSUM TM Die Design as a Low Cost 3D Packaging Alternative The trend toward 3D system integration in a small form factor has accelerated even more with the introduction of smartphones and tablets. Integration

More information

New Wave SiP solution for Power

New Wave SiP solution for Power New Wave SiP solution for Power Vincent Lin Corporate R&D ASE Group APEC March 7 th, 2018 in San Antonio, Texas. 0 Outline Challenges Facing Human Society Energy, Environment and Traffic Autonomous Driving

More information

!"#$"%&' ()#*+,-+.&/0(

!#$%&' ()#*+,-+.&/0( !"#$"%&' ()#*+,-+.&/0( Multi Chip Modules (MCM) or Multi chip packaging Industry s first MCM from IBM. Generally MCMs are horizontal or two-dimensional modules. Defined as a single unit containing two

More information

Flexible Hybrid Electronics Fabricated with High-Performance COTS ICs using RTI CircuitFilm TM Technology

Flexible Hybrid Electronics Fabricated with High-Performance COTS ICs using RTI CircuitFilm TM Technology Flexible Hybrid Electronics Fabricated with High-Performance COTS ICs using RTI CircuitFilm TM Technology Scott Goodwin 1, Erik Vick 2 and Dorota Temple 2 1 Micross Advanced Interconnect Technology Micross

More information

Processes for Flexible Electronic Systems

Processes for Flexible Electronic Systems Processes for Flexible Electronic Systems Michael Feil Fraunhofer Institut feil@izm-m.fraunhofer.de Outline Introduction Single sheet versus reel-to-reel (R2R) Substrate materials R2R printing processes

More information

Signal Integrity Modeling and Measurement of TSV in 3D IC

Signal Integrity Modeling and Measurement of TSV in 3D IC Signal Integrity Modeling and Measurement of TSV in 3D IC Joungho Kim KAIST joungho@ee.kaist.ac.kr 1 Contents 1) Introduction 2) 2.5D/3D Architectures with TSV and Interposer 3) Signal integrity, Channel

More information

The Future of Packaging ~ Advanced System Integration

The Future of Packaging ~ Advanced System Integration The Future of Packaging ~ Advanced System Integration Enabling a Microelectronic World R. Huemoeller SVP, Adv. Product / Platform Develop June 2013 Product Segments End Market % Share Summary 2 New Product

More information

Innovations Push Package-on-Package Into New Markets. Flynn Carson. STATS ChipPAC Inc Kato Rd Fremont, CA 94538

Innovations Push Package-on-Package Into New Markets. Flynn Carson. STATS ChipPAC Inc Kato Rd Fremont, CA 94538 Innovations Push Package-on-Package Into New Markets by Flynn Carson STATS ChipPAC Inc. 47400 Kato Rd Fremont, CA 94538 Copyright 2010. Reprinted from Semiconductor International, April 2010. By choosing

More information

Diagnosing the Future of Medical Applications

Diagnosing the Future of Medical Applications Vishay Intertechnology, Inc. Diagnosing the Future of Medical www.vishay.com One of the World s Largest Manufacturers of Discrete Semiconductors and Passive Components ResistorS OptoelectronicS INDUCTORS

More information

MA4AGSW2. AlGaAs SP2T PIN Diode Switch. MA4AGSW2 Layout. Features. Description. Absolute Maximum Ratings TA = +25 C (Unless otherwise specified)

MA4AGSW2. AlGaAs SP2T PIN Diode Switch. MA4AGSW2 Layout. Features. Description. Absolute Maximum Ratings TA = +25 C (Unless otherwise specified) AlGaAs SP2T PIN Diode Switch Features Ultra Broad Bandwidth: 5 MHz to 5 GHz Functional bandwidth : 5 MHz to 7 GHz.7 db Insertion Loss, 33 db Isolation at 5 GHz Low Current consumption: -1 ma for Low Loss

More information

The Role of Flip Chip Bonding in Advanced Packaging David Pedder

The Role of Flip Chip Bonding in Advanced Packaging David Pedder The Role of Flip Chip Bonding in Advanced Packaging David Pedder David Pedder Associates Stanford in the Vale Faringdon Oxfordshire The Role of Flip Chip Bonding in Advanced Packaging Outline Flip Chip

More information

Opportunities and challenges of silicon photonics based System-In-Package

Opportunities and challenges of silicon photonics based System-In-Package Opportunities and challenges of silicon photonics based System-In-Package ECTC 2014 Panel session : Emerging Technologies and Market Trends of Silicon Photonics Speaker : Stéphane Bernabé (Leti Photonics

More information

EMERGING SUBSTRATE TECHNOLOGIES FOR PACKAGING

EMERGING SUBSTRATE TECHNOLOGIES FOR PACKAGING EMERGING SUBSTRATE TECHNOLOGIES FOR PACKAGING Henry H. Utsunomiya Interconnection Technologies, Inc. Suwa City, Nagano Prefecture, Japan henryutsunomiya@mac.com ABSTRACT This presentation will outline

More information

Brief Introduction of Sigurd IC package Assembly

Brief Introduction of Sigurd IC package Assembly Brief Introduction of Sigurd IC package Assembly Content Package Development Trend Product Brief Sawing type QFN Representative MEMS Product LGA Light Sensor Proximity Sensor High Yield Capability Low

More information

Manufacturing Development of a New Electroplated Magnetic Alloy Enabling Commercialization of PwrSoC Products

Manufacturing Development of a New Electroplated Magnetic Alloy Enabling Commercialization of PwrSoC Products Manufacturing Development of a New Electroplated Magnetic Alloy Enabling Commercialization of PwrSoC Products Trifon Liakopoulos, Amrit Panda, Matt Wilkowski and Ashraf Lotfi PowerSoC 2012 CONTENTS Definitions

More information

Laser Assisted Flip Chip Assembly for LCD Applications using ACP and NCP Adhesive Joining

Laser Assisted Flip Chip Assembly for LCD Applications using ACP and NCP Adhesive Joining 1 Laser Assisted Flip Chip Assembly for LCD Applications using ACP and NCP Adhesive Joining Elke Zakel, Ghassem Azdasht, Thorsten Teutsch *, Ronald G. Blankenhorn* Pac Tech Packaging Technologies GmbH

More information

BCD Smart Power Roadmap Trends and Challenges. Giuseppe Croce NEREID WORKSHOP Smart Energy Bertinoro, October 20 th

BCD Smart Power Roadmap Trends and Challenges. Giuseppe Croce NEREID WORKSHOP Smart Energy Bertinoro, October 20 th BCD Smart Power Roadmap Trends and Challenges Giuseppe Croce NEREID WORKSHOP Smart Energy Bertinoro, October 20 th Outline 2 Introduction Major Trends in Smart Power ASICs An insight on (some) differentiating

More information

The Advantages of Integrated MEMS to Enable the Internet of Moving Things

The Advantages of Integrated MEMS to Enable the Internet of Moving Things The Advantages of Integrated MEMS to Enable the Internet of Moving Things January 2018 The availability of contextual information regarding motion is transforming several consumer device applications.

More information

TSV MEOL (Mid-End-Of-Line) and its Assembly/Packaging Technology for 3D/2.5D Solutions

TSV MEOL (Mid-End-Of-Line) and its Assembly/Packaging Technology for 3D/2.5D Solutions TSV MEOL (Mid-End-Of-Line) and its Assembly/Packaging Technology for 3D/2.5D Solutions Seung Wook YOON, D.J. Na, *K. T. Kang, W. K. Choi, C.B. Yong, *Y.C. Kim and Pandi C. Marimuthu STATS ChipPAC Ltd.

More information

Advanced Wafer Level Packaging of RF-MEMS with RDL Inductor

Advanced Wafer Level Packaging of RF-MEMS with RDL Inductor Advanced Wafer Level Packaging of RF-MEMS with RDL Inductor Paul Castillou, Roberto Gaddi, Rob van Kampen, Yaojian Lin*, Babak Jamshidi** and Seung Wook Yoon*** Cavendish Kinetics, 2960 North First Street,

More information

System in Package Workshop

System in Package Workshop TWI, Granta Park, Abington, Cambridge 12th December 2007 The IeMRC s System in Package Workshop took place on 12 th December 2007 at TWI s Granta Park facility near Cambridge. The event was opened by Dr

More information

Packaging Roadmap: The impact of miniaturization. Bob Pfahl, inemi Celestica-iNEMI Technology Forum May 15, 2007

Packaging Roadmap: The impact of miniaturization. Bob Pfahl, inemi Celestica-iNEMI Technology Forum May 15, 2007 Packaging Roadmap: The impact of miniaturization Bob Pfahl, inemi Celestica-iNEMI Technology Forum May 15, 2007 The Challenges for the Next Decade Addressing the consumer experience using the converged

More information

Design Considerations for Highly Integrated 3D SiP for Mobile Applications

Design Considerations for Highly Integrated 3D SiP for Mobile Applications Design Considerations for Highly Integrated 3D SiP for Mobile Applications FDIP, CA October 26, 2008 Joungho Kim at KAIST joungho@ee.kaist.ac.kr http://tera.kaist.ac.kr Contents I. Market and future direction

More information

UWSC Ultra large-band Wire bonding Silicon Capacitor Wire Bondable Vertical

UWSC Ultra large-band Wire bonding Silicon Capacitor Wire Bondable Vertical UWSC Ultra large-band Wire bonding Silicon Capacitor Wire Bondable Vertical Rev 1.5 Key Features Ultra largeband performance up to 26 GHz Resonance free Phase stability Unique capacitance value of 1nF

More information

MASW P. SURMOUNT PIN Diode Switch Element with Thermal Terminal. Features. Description. Ordering Information 2.

MASW P. SURMOUNT PIN Diode Switch Element with Thermal Terminal. Features. Description. Ordering Information 2. Features Specified Bandwidth: 45MHz 2.5GHz Useable 30MHz to 3.0GHz Low Loss 40dB High C.W. Incident Power, 50W at 500MHz High Input IP3, +66dBm @ 500MHz Unique Thermal Terminal for

More information

Let me also remind you the two on-going challenges until 30 th June for the ASPICS and for Custom products. Take your chance!

Let me also remind you the two on-going challenges until 30 th June for the ASPICS and for Custom products. Take your chance! Dear Partners, The first term of this year has been marked by a sharp intensification in direct communication through worldwide exhibitions. IPDiA products and technologies have been displayed in more

More information

Organic Packaging Substrate Workshop Overview

Organic Packaging Substrate Workshop Overview Organic Packaging Substrate Workshop Overview Organized by: International Electronics Manufacturing Initiative (inemi) Mario A. Bolanos November 17-18, 2009 1 Organic Packaging Substrate Workshop Work

More information

Application Bulletin 240

Application Bulletin 240 Application Bulletin 240 Design Consideration CUSTOM CAPABILITIES Standard PC board fabrication flexibility allows for various component orientations, mounting features, and interconnect schemes. The starting

More information

AN4819 Application note

AN4819 Application note Application note PCB design guidelines for the BlueNRG-1 device Introduction The BlueNRG1 is a very low power Bluetooth low energy (BLE) single-mode system-on-chip compliant with Bluetooth specification

More information

Chip Assembly on MID (Molded Interconnect Device) A Path to Chip Modules with increased Functionality

Chip Assembly on MID (Molded Interconnect Device) A Path to Chip Modules with increased Functionality T e c h n o l o g y Dr. Werner Hunziker Chip Assembly on MID (Molded Interconnect Device) A Path to Chip Modules with increased Functionality The MID (Molded Interconnect Device) technology enables the

More information

Silicon PIN Limiter Diodes V 5.0

Silicon PIN Limiter Diodes V 5.0 5 Features Lower Insertion Loss and Noise Figure Higher Peak and Average Operating Power Various P1dB Compression Powers Lower Flat Leakage Power Reliable Silicon Nitride Passivation Description M/A-COM

More information

Gain Slope issues in Microwave modules?

Gain Slope issues in Microwave modules? Gain Slope issues in Microwave modules? Physical constraints for broadband operation If you are a microwave hardware engineer you most likely have had a few sobering experiences when you test your new

More information

SESUB - Its Leadership In Embedded Die Packaging Technology

SESUB - Its Leadership In Embedded Die Packaging Technology SESUB - Its Leadership In Embedded Die Packaging Technology Sip Conference China 2018 TDK Corporation ECBC, PAF, SESUB BU Kofu, Japan October 17, 2018 Contents SESUB Introduction SESUB Process SESUB Quality

More information

Enabling concepts: Packaging Technologies

Enabling concepts: Packaging Technologies Enabling concepts: Packaging Technologies Ana Collado / Liam Murphy ESA / TEC-EDC 01/10/2018 ESA UNCLASSIFIED - For Official Use Enabling concepts: Packaging Technologies Drivers for the future: Higher

More information

MA4L Series. Silicon PIN Limiters RoHS Compliant. M/A-COM Products Rev. V12. Features. Chip Outline. Description. Applications

MA4L Series. Silicon PIN Limiters RoHS Compliant. M/A-COM Products Rev. V12. Features. Chip Outline. Description. Applications Features Low Insertion Loss and Noise Figure High Peak and Average Operating Power Various P1dB Compression Powers Low Flat Leakage Power Proven Reliable, Silicon Nitride Passivation Chip Outline A Square

More information

Lecture: Integration of silicon photonics with electronics. Prepared by Jean-Marc FEDELI CEA-LETI

Lecture: Integration of silicon photonics with electronics. Prepared by Jean-Marc FEDELI CEA-LETI Lecture: Integration of silicon photonics with electronics Prepared by Jean-Marc FEDELI CEA-LETI Context The goal is to give optical functionalities to electronics integrated circuit (EIC) The objectives

More information

SHELLCASE-TYPE WAFER-LEVEL PACKAGING SOLUTIONS: RF CHARACTERIZATION AND MODELING

SHELLCASE-TYPE WAFER-LEVEL PACKAGING SOLUTIONS: RF CHARACTERIZATION AND MODELING SHELLCASE-TYPE WAFER-LEVEL PACKAGING SOLUTIONS: RF CHARACTERIZATION AND MODELING M Bartek 1, S M Sinaga 1, G Zilber 2, D Teomin 2, A Polyakov 1, J N Burghartz 1 1 Delft University of Technology, Lab of

More information

FEATURES DESCRIPTION ABSOLUTE MAXIMUM RATINGS. T AMB = +25 C ( Unless otherwise specified )

FEATURES DESCRIPTION ABSOLUTE MAXIMUM RATINGS. T AMB = +25 C ( Unless otherwise specified ) Monolithic PIN SP5T Diode Switch FEATURES Ultra Broad Bandwidth: 50MHz to 26GHz 1.0 db Insertion Loss 30 db Isolation at 20GHz Reliable. Fully Monolithic Glass Encapsulated Construction DESCRIPTION The

More information

MADP Solderable AlGaAs Flip Chip PIN. Features. Chip Dimensions. Description. Applications

MADP Solderable AlGaAs Flip Chip PIN. Features. Chip Dimensions. Description. Applications Features Low Series Resistance Ultra Low Capacitance Millimeter Wave Switching & Cutoff Frequency 2 Nanosecond Switching Speed Can be Driven by a Buffered TTL Silicon Nitride Passivation Polyimide Scratch

More information

Advanced Packaging - Pulsed-laser Heating for Flip Chip Assembly

Advanced Packaging - Pulsed-laser Heating for Flip Chip Assembly Page 1 of 5 Pulsed-laser Heating for Flip Chip Assembly A stress-free alternative By Thorsten Teutsch, Ph.D., Pac Tech USA, Elke Zakel, Ph.D., and Ghassem Azdasht, Pac Tech GmbH As flip chip applications

More information

Electronic materials and components-semiconductor packages

Electronic materials and components-semiconductor packages Electronic materials and components-semiconductor packages Semiconductor back-end processes We will learn much more about semiconductor back end processes in subsequent modules, but you need to understand

More information

Compression Molding. Solutions for 3D TSV and other advanced packages as well as cost savings for standard package applications

Compression Molding. Solutions for 3D TSV and other advanced packages as well as cost savings for standard package applications Compression Molding Solutions for 3D TSV and other advanced packages as well as cost savings for standard package applications 1. Company Introduction 2. Package Development Trend 3. Compression FFT Molding

More information

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers Wafer-scale integration of silicon-on-insulator RF amplifiers The MIT Faculty has made this article openly available. Please share how this access benefits you. Your story matters. Citation As Published

More information

EClamp2340C. EMI Filter and ESD Protection for Color LCD Interface PRELIMINARY. PROTECTION PRODUCTS - EMIClamp TM Description.

EClamp2340C. EMI Filter and ESD Protection for Color LCD Interface PRELIMINARY. PROTECTION PRODUCTS - EMIClamp TM Description. PROTETION PRODUTS - EMIlamp TM Description The Elamp TM 0 is a low pass filter array with integrated TVS diodes. It is designed to suppress unwanted EMI/RFI signals and provide electrostatic discharge

More information

Application of 3D PLUS WDoD technology for the manufacturing of electronic modules 25/02/2017 for implantable medical products

Application of 3D PLUS WDoD technology for the manufacturing of electronic modules 25/02/2017 for implantable medical products Application of 3D PLUS WDoD TM technology for the manufacturing of electronic modules for implantable medical products By Dr Pascal Couderc 1, Karima Amara², Frederic Minault 2 3D PLUS 1 408, Rue Hélène

More information

Data Sheet _ R&D. Rev Date: 8/17

Data Sheet _ R&D. Rev Date: 8/17 Data Sheet _ R&D Rev Date: 8/17 Micro Bump In coming years the interconnect density for several applications such as micro display, imaging devices will approach the pitch 10um and below. Many research

More information

3D TSV Micro Cu Column Chip-to-Substrate/Chip Assmbly/Packaging Technology

3D TSV Micro Cu Column Chip-to-Substrate/Chip Assmbly/Packaging Technology 3D TSV Micro Cu Column Chip-to-Substrate/Chip Assmbly/Packaging Technology by Seung Wook Yoon, *K. T. Kang, W. K. Choi, * H. T. Lee, Andy C. B. Yong and Pandi C. Marimuthu STATS ChipPAC LTD, 5 Yishun Street

More information

Through Glass Via (TGV) Technology for RF Applications

Through Glass Via (TGV) Technology for RF Applications Through Glass Via (TGV) Technology for RF Applications C. H. Yun 1, S. Kuramochi 2, and A. B. Shorey 3 1 Qualcomm Technologies, Inc. 5775 Morehouse Dr., San Diego, California 92121, USA Ph: +1-858-651-5449,

More information

3D integrated POL converter

3D integrated POL converter 3D integrated POL converter Presented by: Arthur Ball I- 1 Motivation for this work Today s typical approach for >15A output Point of Load converters: Use PCB material for the entire circuit layout. Need

More information

Multilayer Organic (MLO TM )

Multilayer Organic (MLO TM ) HOW TO ORDER DP 03 C 1580 Type Size Design Frequency (MHz) QUALITY INSPECTION 1 6 1 6 1 6 2 5 2 5 2 5 3 4 3 4 3 4 MLO TM TECHNOLOGY Finished parts are 100% tested for electrical parameters and visual characteristics.

More information

ACTIVE IMPLANTS. Glass Encapsulation

ACTIVE IMPLANTS. Glass Encapsulation ACTIVE IMPLANTS Glass Encapsulation OUTLINE Smart Implants Overview Cylindrical Glass Encapsulation CGE Planar Glass Encapsulation PGE Platform for Innovative Implantable Devices 5/7/2013 Glass Encapsulation

More information

ARCHIVE Brandon Prior Senior Consultant Prismark Partners ABSTRACT

ARCHIVE Brandon Prior Senior Consultant Prismark Partners ABSTRACT ARCHIVE 2010 LOW COST, SMALL FORM FACTOR PACKAGING by Brandon Prior Senior Consultant Prismark Partners W ABSTRACT hile size reduction and performance improvement are often the drivers of new package and

More information

UBEC/ULEC 60 + GHz Ultra Broadband Embedding silicon Capacitor Wire Bondable

UBEC/ULEC 60 + GHz Ultra Broadband Embedding silicon Capacitor Wire Bondable UBEC/ULEC 60 + GHz Ultra Broadband Embedding silicon Capacitor Wire Bondable Rev 1.5 Key Features Ultra broadband performance > 60 + GHz Resonance free Phase stability Ultra high stability of capacitance

More information

IMAGE SENSOR EVOLUTION AND ENABLING 3D TECHNOLOGIES

IMAGE SENSOR EVOLUTION AND ENABLING 3D TECHNOLOGIES Fig. 5: Scanning Electron Microscopy images (TOP view, 3D view, Zoome including all metal levels of the BSI imager structure. (dashed line shows bonding IMAGE SENSOR EVOLUTION AND ENABLING 3D TECHNOLOGIES

More information

Chapter 2. Literature Review

Chapter 2. Literature Review Chapter 2 Literature Review 2.1 Development of Electronic Packaging Electronic Packaging is to assemble an integrated circuit device with specific function and to connect with other electronic devices.

More information

Ultra-Wide-Band (UWB) Band-Pass-Filter Using Integrated Passive Device (IPD) Technology for Wireless Applications. STATS ChipPAC D&C YongTaek Lee

Ultra-Wide-Band (UWB) Band-Pass-Filter Using Integrated Passive Device (IPD) Technology for Wireless Applications. STATS ChipPAC D&C YongTaek Lee Ultra-Wide-Band (UWB) Band-Pass-Filter Using Integrated Passive Device (IPD) Technology for Wireless Applications June 17, 2009 STATS ChipPAC D&C YongTaek Lee Rev01 Agenda Introduction Design and characterization

More information

GaN Power Switch & ALL-Switch TM Platform. Application Notes AN01V650

GaN Power Switch & ALL-Switch TM Platform. Application Notes AN01V650 GaN Power Switch & ALL-Switch TM Platform Application Notes AN01V650 Table of Contents 1. Introduction 3 2. VisIC GaN Switch Features 4 2.1 Safe Normally OFF circuit : 5 2.2 D-Mode GaN Transistor: 8 3.

More information

On-chip Inductors and Transformer

On-chip Inductors and Transformer On-chip Inductors and Transformer Applied Electronics Conference SP1.4 Supply on a Chip - PwrSoC Palm Springs, California 25 Feb 2010 James J. Wang Founder LLC 3131 E. Muirwood Drive Phoenix, Arizona 85048

More information

Benzocyclobutene Polymer dielectric from Dow Chemical used for wafer-level redistribution.

Benzocyclobutene Polymer dielectric from Dow Chemical used for wafer-level redistribution. Glossary of Advanced Packaging: ACA Bare Die BCB BGA BLT BT C4 CBGA CCC CCGA CDIP or CerDIP CLCC COB COF CPGA Anisotropic Conductive Adhesive Adhesive with conducting filler particles where the electrical

More information

High Current Voltage Regulator Module (VRM) Uses DirectFET MOSFETs to Achieve Current Densities of 25A/in2 at 1MHz to Power 32-bit Servers

High Current Voltage Regulator Module (VRM) Uses DirectFET MOSFETs to Achieve Current Densities of 25A/in2 at 1MHz to Power 32-bit Servers High Current Voltage Regulator Module (VRM) Uses DirectFET MOSFETs to Achieve Current Densities of 25A/in2 at 1MHz to Power 32-bit Servers Ralph Monteiro, Carl Blake and Andrew Sawle, Arthur Woodworth

More information

Fan-Out Solutions: Today, Tomorrow the Future Ron Huemoeller

Fan-Out Solutions: Today, Tomorrow the Future Ron Huemoeller Fan-Out Solutions: Today, Tomorrow the Future Ron Huemoeller Corporate Vice President, WW RnD & Technology Strategy 1 In the Beginning ewlb 2 Fan Out Packaging Emerges Introduction of Fan Out (ewlb) Marketed

More information

Chapter 11 Testing, Assembly, and Packaging

Chapter 11 Testing, Assembly, and Packaging Chapter 11 Testing, Assembly, and Packaging Professor Paul K. Chu Testing The finished wafer is put on a holder and aligned for testing under a microscope Each chip on the wafer is inspected by a multiple-point

More information

Ultra Low Inductance Package for SiC & GaN

Ultra Low Inductance Package for SiC & GaN Ultra Low Inductance Package for SiC & GaN Dr.-Ing. Eckart Hoene Powered by Overview The Motivation The Modules The Semiconductors The Measurement Equipment The Simulation The Results The Conclusion Motivation

More information

MGA GHz 3 V, 17 dbm Amplifier. Data Sheet. Features. Description. Applications. Surface Mount Package. Simplified Schematic

MGA GHz 3 V, 17 dbm Amplifier. Data Sheet. Features. Description. Applications. Surface Mount Package. Simplified Schematic MGA-853.1 GHz 3 V, 17 dbm Amplifier Data Sheet Description Avago s MGA-853 is an economical, easy-to-use GaAs MMIC amplifier that offers excellent power and low noise figure for applications from.1 to

More information

MID Manufacturing Process.

MID Manufacturing Process. 3D Aerosol Jet Printing An Emerging MID Manufacturing Process. Dr. Martin Hedges Neotech Services MTP, Nuremberg, Germany info@neotechservices.com Aerosol Jet Printing Aerosol Jet Process Overview Current

More information

MAAP Power Amplifier, 15 W GHz Rev. V1. Features. Functional Schematic. Description. Pin Configuration 2. Ordering Information

MAAP Power Amplifier, 15 W GHz Rev. V1. Features. Functional Schematic. Description. Pin Configuration 2. Ordering Information Features 15 W Power Amplifier 42 dbm Saturated Pulsed Output Power 17 db Large Signal Gain P SAT >40% Power Added Efficiency Dual Sided Bias Architecture On Chip Bias Circuit 100% On-Wafer DC, RF and Output

More information

New Power MOSFET. 1. Introduction. 2. Application of Power MOSFETs. Naoto Fujisawa Toshihiro Arai Tadanori Yamada

New Power MOSFET. 1. Introduction. 2. Application of Power MOSFETs. Naoto Fujisawa Toshihiro Arai Tadanori Yamada New Power MOSFET Naoto Fujisawa Toshihiro Arai Tadanori Yamada 1. Introduction Due to the finer patterns and higher integration of LSIs, functions that were used a few years ago in minicomputers have now

More information

سمینار درس تئوری و تکنولوژی ساخت

سمینار درس تئوری و تکنولوژی ساخت نام خدا به 1 سمینار درس تئوری و تکنولوژی ساخت Wire Bonding استاد : جناب آقای محمدنژاد دکتر اردیبهشت 93 2 3 Content IC interconnection technologies Whats wirebonding Wire Bonding Processes Thermosonic Wirebond

More information

Innovative Electrical Thermal Co-design of Ultra-high Q TPV-based 3D Inductors. Glass Packages

Innovative Electrical Thermal Co-design of Ultra-high Q TPV-based 3D Inductors. Glass Packages 2016 IEEE 66th Electronic Components and Technology Conference Innovative Electrical Thermal Co-design of Ultra-high Q TPV-based 3D Inductors in Glass Packages Min Suk Kim, Markondeya Raj Pulugurtha, Zihan

More information

Electroless Bumping for 300mm Wafers

Electroless Bumping for 300mm Wafers Electroless Bumping for 300mm Wafers T. Oppert Internepcon 2006 Tokyo Big Sight, Japan Outline Short Company Profile Electroless Ni/Au Under Bump Metallization UBM for Copper Devices Solder Bumping: Stencil

More information

Laminate Based Fan-Out Embedded Die Technologies: The Other Option

Laminate Based Fan-Out Embedded Die Technologies: The Other Option Laminate Based Fan-Out Embedded Die Technologies: The Other Option Theodore (Ted) G. Tessier, Tanja Karila*, Tuomas Waris*, Mark Dhaenens and David Clark FlipChip International, LLC 3701 E University Drive

More information

MPS S & MPS S CONTROL DEVICE MONOLITHIC SPST PIN RoHS Compliant

MPS S & MPS S CONTROL DEVICE MONOLITHIC SPST PIN RoHS Compliant GENERAL DESCRIPTION The MPS4101 012S and MPS4102 013S are a single chip silicon monolithic series/shunt element. The parasitic inductance is minimized in this design resulting in wide band, low loss, high

More information

"Low Cost Electroless Bumping for Ultra Fine Pitch Applications in 8" and 12" Wafers"

Low Cost Electroless Bumping for Ultra Fine Pitch Applications in 8 and 12 Wafers 1 "Low Cost Electroless Bumping for Ultra Fine Pitch Applications in 8" and 12" Wafers" Elke Zakel, Thomas Oppert, Ghassem Azdasht, Thorsten Teutsch * Pac Tech Packaging Technologies GmbH Am Schlangenhorst

More information

Research in Support of the Die / Package Interface

Research in Support of the Die / Package Interface Research in Support of the Die / Package Interface Introduction As the microelectronics industry continues to scale down CMOS in accordance with Moore s Law and the ITRS roadmap, the minimum feature size

More information

HMPP-386x Series MiniPak Surface Mount RF PIN Diodes

HMPP-386x Series MiniPak Surface Mount RF PIN Diodes HMPP-86x Series MiniPak Surface Mount RF PIN Diodes Data Sheet Description/Applications These ultra-miniature products represent the blending of Avago Technologies proven semiconductor and the latest in

More information

ITRS: RF and Analog/Mixed- Signal Technologies for Wireless Communications. Nick Krajewski CMPE /16/2005

ITRS: RF and Analog/Mixed- Signal Technologies for Wireless Communications. Nick Krajewski CMPE /16/2005 ITRS: RF and Analog/Mixed- Signal Technologies for Wireless Communications Nick Krajewski CMPE 640 11/16/2005 Introduction 4 Working Groups within Wireless Analog and Mixed Signal (0.8 10 GHz) (Covered

More information

1. Exceeding these limits may cause permanent damage.

1. Exceeding these limits may cause permanent damage. Silicon PIN Diode s Features Switch & Attenuator Die Extensive Selection of I-Region Lengths Hermetic Glass Passivated CERMACHIP Oxide Passivated Planar s Voltage Ratings to 3000V Faster Switching Speed

More information

GS61008P Bottom-side cooled 100 V E-mode GaN transistor Preliminary Datasheet

GS61008P Bottom-side cooled 100 V E-mode GaN transistor Preliminary Datasheet Features 100 V enhancement mode power switch Bottom-side cooled configuration R DS(on) = 7 mω I DS(max) = 90 A Ultra-low FOM Island Technology die Low inductance GaNPX package Easy gate drive requirements

More information

Electronic Costing & Technology Experts

Electronic Costing & Technology Experts Electronic Costing & Technology Experts 21 rue la Nouë Bras de Fer 44200 Nantes France Phone : +33 (0) 240 180 916 email : info@systemplus.fr www.systemplus.fr October 2016 Preliminary Version Written

More information

Product Catalog. Semiconductor Intellectual Property & Technology Licensing Program

Product Catalog. Semiconductor Intellectual Property & Technology Licensing Program Product Catalog Semiconductor Intellectual Property & Technology Licensing Program MANUFACTURING PROCESS TECHNOLOGY OVERVIEW 90 nm 130 nm 0.18 µm 0.25 µm 0.35 µm >0.40 µm Logic CMOS SOI CMOS SOI CMOS SOI

More information

TCP-3182H. 8.2 pf Passive Tunable Integrated Circuits (PTIC)

TCP-3182H. 8.2 pf Passive Tunable Integrated Circuits (PTIC) TCP-3182H 8.2 pf Passive Tunable Integrated Circuits (PTIC) Introduction ON Semiconductor s PTICs have excellent RF performance and power consumption, making them suitable for any mobile handset or radio

More information

50 ohm nominal input / conjugate match balun to SPIRIT1 434 MHz, with integrated harmonic filter. Digital interface

50 ohm nominal input / conjugate match balun to SPIRIT1 434 MHz, with integrated harmonic filter. Digital interface 50 ohm nominal input / conjugate match balun to SPIRIT1 434 MHz, with integrated harmonic filter Datasheet - production data Figure 1: Pin coordinates (top view) Flip-Chip (6 bumps) package Features 50

More information

New wafer level stacking technologies and their applications

New wafer level stacking technologies and their applications New wafer level stacking technologies and their applications WDoD a new 3D PLUS technology Timothee Dargnies 3D PLUS USA Santa Clara, CA 1 Table of Contents Review of existing wafer level assembly processes

More information

MicroSiP TM DC/DC Converters Fully Integrated Power Solutions

MicroSiP TM DC/DC Converters Fully Integrated Power Solutions MicroSiP TM DC/DC Converters Fully Integrated Power Solutions PicoStar TM Christophe Vaucourt Thies Puchert, Udo Ottl, Frank Stepniak, Florian Feckl 1 Outline Illustrate TI s recent developments in the

More information

TGV2204-FC. 19 GHz VCO with Prescaler. Key Features. Measured Performance. Primary Applications Automotive Radar. Product Description

TGV2204-FC. 19 GHz VCO with Prescaler. Key Features. Measured Performance. Primary Applications Automotive Radar. Product Description 19 GHz VCO with Prescaler Key Features Frequency Range: 18.5 19.5 GHz Output Power: 7 dbm @ 19 GHz Phase Noise: -105 dbc/hz at 1 MHz offset, fc=19 GHz Prescaler Output Freq Range : 2.31 2.44 GHz Prescaler

More information

A 3.9 ns 8.9 mw 4 4 Silicon Photonic Switch Hybrid-Integrated with CMOS Driver

A 3.9 ns 8.9 mw 4 4 Silicon Photonic Switch Hybrid-Integrated with CMOS Driver A 3.9 ns 8.9 mw 4 4 Silicon Photonic Switch Hybrid-Integrated with CMOS Driver A. Rylyakov, C. Schow, B. Lee, W. Green, J. Van Campenhout, M. Yang, F. Doany, S. Assefa, C. Jahnes, J. Kash, Y. Vlasov IBM

More information

Glass: Enabling Next-Generation, Higher Performance Solutions. Peter L. Bocko, Ph.D CTO Glass Technologies 5 September 2012

Glass: Enabling Next-Generation, Higher Performance Solutions. Peter L. Bocko, Ph.D CTO Glass Technologies 5 September 2012 Glass: Enabling Next-Generation, Higher Performance Solutions Peter L. Bocko, Ph.D CTO Glass Technologies 5 September 2012 Forward Looking And Cautionary Statements Certain statements in this presentation

More information

MICROELECTRONICS ASSSEMBLY TECHNOLOGIES. The QFN Platform as a Chip Packaging Foundation

MICROELECTRONICS ASSSEMBLY TECHNOLOGIES. The QFN Platform as a Chip Packaging Foundation West Coast Luncheon January 15, 2014. PROMEX PROMEX INDUSTRIES INC. MICROELECTRONICS ASSSEMBLY TECHNOLOGIES The QFN Platform as a Chip Packaging Foundation 3075 Oakmead Village Drive Santa Clara CA Ɩ 95051

More information

Image Sensor Advanced Package Solution. Prepared by : JL Huang & KingPak RD division

Image Sensor Advanced Package Solution. Prepared by : JL Huang & KingPak RD division Image Sensor Advanced Package Solution Prepared by : JL Huang & KingPak RD division Contents CMOS image sensor marketing overview Comparison between different type of CMOS image sensor package Overview

More information

Abstract: Phone performance using CDMA protocals (CDMA-2000 and WCDMA) is strongly dominated by the choice of those components closest to the

Abstract: Phone performance using CDMA protocals (CDMA-2000 and WCDMA) is strongly dominated by the choice of those components closest to the DUPLEXERS Abstract: Phone performance using CDMA protocals (CDMA-2000 and WCDMA) is strongly dominated by the choice of those components closest to the antenna. The first component after the antenna (on

More information

MMIC/RFIC Packaging Challenges Webcast (July 28, AM PST 12PM EST)

MMIC/RFIC Packaging Challenges Webcast (July 28, AM PST 12PM EST) MMIC/RFIC Packaging Challenges Webcast ( 9AM PST 12PM EST) Board Package Chip HEESOO LEE Agilent EEsof 3DEM Technical Lead 1 Agenda 1. MMIC/RFIC packaging challenges 2. Design techniques and solutions

More information