DESIGN OF HIGH-PERFORMANCE ULTRASONIC PHASED ARRAY EMISSION AND RECEPTION CON- TROLLING SYSTEM

Size: px
Start display at page:

Download "DESIGN OF HIGH-PERFORMANCE ULTRASONIC PHASED ARRAY EMISSION AND RECEPTION CON- TROLLING SYSTEM"

Transcription

1 The 21 st International Congress on Sound and Vibration July, 2014, Beijing/China DESIGN OF HIGH-PERFORMANCE ULTRASONIC PHASED ARRAY EMISSION AND RECEPTION CON- TROLLING SYSTEM Mingfei Cai, Chao Kong, Yitao Tan, Fangfang Shi and Bixing Zhang State Key Laboratory of Acoustics, Institute of Acoustics, Chinese Academy of Sciences, Beijing, China Abstract - Ultrasonic phased array inspection technology is widely used in the nondestructive testing field, while its implementation is uneasy because of the precise phase controlling demanded both in emitting and in receiving process as well as the real-time mass data processing during echo reception. This paper designs and realizes an FPGA-based highperformance ultrasonic phased array emission and reception controlling and processing system. The system s emitting controller is capable of emitting square-shaped triggering waves of 64 independent channels at most and 1ns time-delay resolution each channel by utilizing precise timing control functions in FPGA. Furthermore, the emitting controller achieves to emit arbitrary-shaped triggering waves of finite length in 1ns time-delay resolution and sinusoidal waves in finer time-delay resolution by combining high-performance DACs with direct digital synthesis technology supported in FPGA. The system s reception processor manages to achieve up to 64-channel high-speed high-precision real-time echo sampling and subsequent parallel digital signal processing by using high-performance ADCs and FPGAs. Testing and research indicate that the system has a good performance in the aspects of precise timing control and real-time mass data processing during the continuous emitting and receiving procedure, meeting the versatile applications requirements of ultrasonic phased array inspection technology. 1. Introduction The first industrial ultrasonic phased array inspection instruments, introduced in the 1980s, were used for in-service power generation inspections. Later, phased array technology became prevalent in industrial fields as modern industrial testing required, along with the continuous development of electronic technology. 1 2 The phase delay resolution of ultrasonic phased array controlling and processing system has a great influence on the instruments inspection resolution. In early designs, analog delay line was employed to achieve the phase delay during the procedure of both emitting and receiving, which made the system extremely large and also the inaccuracy and coarseness of phase control. Nowadays, as the transition into the digital world, one of the solutions of ultrasonic phased array inspection instruments that high-performance field programmable gate array (FPGA) can be used to achieve digital time delay at nanosecond level by the switching of logic state. Furthermore, finer ICSV21, Beijing, China, July

2 time delay resolution is feasible if we combine direct digital synthesis (DDS) technology embedded in FPGA with digital-to-analog converter (DAC). How to handle the real-time mass data generated as digitalization technology applied in instruments is another difficulty in design, besides the phase delay. Thanks to the increase of working frequency of FPGA and the powerfulness of digital signal processing (DSP) units and high-speed serial interfaces embedded in FPGA, it s now available to process and transmit the real-time mass data during inspection. Thus, the high-performance ultrasonic phased array controlling and processing system lays a solid foundation to high-performance ultrasonic phased array inspection instruments. In this paper, we designed and realized an FPGA-based high-performance ultrasonic phased array emission and reception controlling and processing system. 2. System Design The system is designed to realize the function of 64-channel ultrasonic phased array lowvoltage triggering wave emission as well as echo sampling and processing, excluding the amplification of triggering wave to excitation wave imposed on the transducers and the amplification of echo from microvolt or millivolt level to volt level. The system composes of several kinds of boards, shown in Fig. 1. The first kind is a standard 6U CPCI specification system board, where the self-designed ultrasonic phased array inspection software, which won t be presented in this paper, is installed. Clock board generates systematic clock and synchronization signals for Board #1 to Board #8, named as data board, and receives the beamforming data from them to upload to system board. The data boards are identical on hardware configurations; each controls the emission and reception procedures of 8 channels, adding up to 64 in total. Also, there is a self-designed backplane board for the former boards to plug in. Both CPCI bus and high-speed serial bus is adopted on the backplane board, which the former is used for the registers configuration in FPGAs on data boards by the software on system board and the later is designed for the transmission of beamforming data among clock board and data boards. Besides the interconnections in the rear end on backplane board, there are coaxial cable connections in the front end to deliver systematic clock and synchronization signals from clock board to data boards. Figure 1. System architecture and interconnections Data board is vital to the system performance. There are 2 Xilinx Virtex-5 FPGAs installed on each data board as the controlling and processing cores, shown in Fig. 2. The right one is in charge of emission procedure, achieving the emission of multiple kinds of low-voltage triggering waves through input/output interfaces or combined with DACs outputs. And the left one is responsible for reception procedure, controlling the sampling of ADCs and the processing of sampled echo data. The system is roughly working as follows: 1. When power s on, clock board supplies clock signals to data boards. Users set the focal law and some other parameters by software to all the FPGAs through CPCI bus. ICSV21, Beijing, China, July

3 Figure 2. Data board block diagram 2. During the inspection, clock board generates synchronization signals to data boards. Synchronously, data boards control the emission and reception procedure, which should be communicating with the analog circuits and transducers. 3. There are two working modes: real time and non-real time. In real time mode, each data board carries out digital beamforming of 8 channels, and transmit the data to clock board through high-speed serial bus to further beamforming of more channels if needed, then uploads the data to the software through CPCI bus for display and simple analysis. While in non-real time mode, data boards store the entire echo data to the DDR2 SDRAM chips connected to FPGAs temporarily, and the software will access the data for complicate analysis when enough data is stored. 2.1 Emission Controlling Phase control is realized by time delay in ultrasonic phased array. Specifically, truncation errors lead to the generation of side lobes because of the discrete of time delay. 3 And time delay resolution influences the beam steering and focal control directly. Thus, time delay resolution affects the system s contrast resolution and spatial resolution significantly. We made a deliberate design to implement the high-precision control that each data board has a dedicated FPGA to manage the time delay emission of triggering waves. Generally, most of commercial ultrasonic phased array inspection instruments support only negative pulse or square wave of excitation wave to the transducer, which both can be triggered by the identical CMOS level square-shaped triggering wave, i.e., logic signal. While, for the purpose of further research, low-voltage arbitrary-shaped triggering wave is introduced in our system. For example, it will be useful in research of ultrasonic phased array time reverse technology, if the arbitrary-shaped triggering wave can be amplified lossless to the level of exciting the phased array transducer Square-shaped Triggering Wave CMOS level logic signal accords with the standard of FPGA s input/output interfaces. Xilinx Virtex-5 FPGA s output interfaces have the OSERDES resources. OSERDES, short for output serializer/deserializer, is a dedicated parallel-to-serial converter. We programmed the logic resources at the clock of 250MHz, setting the data serialization to 4:1. Then, the output interfaces run at the clock of 500MHz, configured in double data rate (DDR) mode, to implement the 1ns time delay resolution. Here the 4-bit data is computed in every cycle of 250MHz clock, according to the focal law and width value prewritten in the random access memory (RAM) resources in FPGA. ICSV21, Beijing, China, July

4 2.1.2 Arbitrary-shaped Triggering Wave Arbitrary-shaped triggering wave is analog, which means DACs needed to convert the FPGA s digital outputs to analog waves. We choose a 16-bit, 1.0 GSPS 2x-4x interpolating dualchannel DAC and each data board contains 4 DAC chips. We store the digitalized arbitrary-shaped wave data into the RAM resources in FPGA before inspection. When the synchronization signal for emission from clock board is received, the wave data is accessed and formed by the programmed logic to send to the DAC chips. Specifically, the time delay control is implemented in two steps. First, the fine time delay resolution is 1ns at the range of 0~3ns and it s achieved by invoking the different starting position of the wave data. Second, the programmed logic runs at the clock of 250MHz, delaying the wave data in the unit of 4ns by using the first-in first-out (FIFO) resources in FPGA. A FIFO of 2048 words depth is used that the dynamic range of coarse time delay is 8192ns. DAC s analog output voltage range of each channel is 1V peak to peak and 0V offset when a 50Ohm resistance is matched. The analog output is coupled to an SMA connector by a transformer whose pass band is from 60 khz to 300MHz Sinusoidal Triggering Wave In the case of arbitrary-shaped triggering wave, the wave length is limited because of the size of RAM resources in FPGA. Now, we consider a particular situation that the triggering wave is sinusoidal. DDS modules in FPGA are instantiated to generate the sinusoidal wave data for DACs. Phase controlled sinusoidal wave of different frequency can be acquired by configuring the PINC and POFF registers in DDS module. 4 The data width of DDS module is 16-bit according to the data width of DAC. Thus, the total number of phase steps amounts to 65536, which means each step corresponds to picoseconds of time delay at the clock of 250MHz. Obviously, it s impossible and needless to utilizing such precise time delay because of the jitter of the clock signal and some other factors. But, it would be possible to achieve time delay resolution at the level of 100 picoseconds. 2.2 Reception Controlling and Processing Echo Sampling Before the amplified echoes are transmitted into the FPGAs, they have to be converted from analog to digital by ADCs. We choose a 14-bit, 250MSPS dual-channel ADC but configure the maximum sampling frequency at 200MHz. Each data board contains 4 ADC chips. The amplified echo is inputted by an SMA connector each channel, and is coupled to be differential signal by a transformer whose pass band is 250 khz to 750MHz. The ADC s analog input interface accepts the differential signal at the maximum voltage range of 2V peak to peak. The dedicated FPGA, controlling the reception procedure, manages the configuration of ADCs and receives the converted data from ADCs during inspection Echo Data Processing Generally, the basic operation of ultrasonic phased array echo data processing is digital beamforming, further including dynamic apodization, dynamic focusing and multi-beamforming, etc. In real time mode, these operations should be executed in FPGA by weighting, delaying and summing of the echo data and also filtering and compacting if needed. 5 6 Similarly, the time delay in reception procedure is also divided into two parts: coarse time delay and fine time delay. At the clock of 200MHz, by utilizing the build-in FIFO resources, FPGA delays the echo data at some certain cycles decided by the focal law to achieve coarse time delay of 5ns as a unit. While the fine time delay is achieved by linear interpolating the echo data at the inter- ICSV21, Beijing, China, July

5 val of 1ns but only the exact one of every five points decided by the focal law is kept to remain the data rate at 200MSPS. A basic beamforming is accomplished when we sum the delayed echo data. Dynamic apodization can be realized by weighting the delayed echo data before summing, shown in Fig. 3. Dynamic focusing and multi-beamforming require the processing of the echo data for multiple times, calling the different focal laws prewritten in RAM resources in FPGA. Nowadays, high-performance FPGAs abound in logic cells and storage resources, fitting for full parallel processing. Figure 3. The block diagram of the digital beamformer of 8 channels Beamforming Data Transmission The backplane supplies high-speed serial bus interconnections for Beamforming data transmission within system. The Gigabit Transceiver with Low Power (GTP) embedded in FPGA is the high-speed serial interface we adopted. And Aurora 8B/10B whose top data transmission rate reached up to 3.125Gb/s per channel is the protocol we used to transfer data. 7 In real time mode, we execute the beamforming on single data board firstly, and then put the data together from two adjacent data boards through one Aurora 8B/10B channel, followed by transmitting to the clock board through two Aurora 8B/10B channels each on four data boards, shown in Fig. 4. Figure 4. High-speed serial bus connections in system The FPGA installed on clock board receives the beamforming data from 8 data boards and carries out further beamforming of more channels if needed and upload the data for display and simple analysis to the software on system board through CPCI bus. 3. System Performance Analysis and Testing We used Tektronix Digital Phosphor Oscilloscope 7254C to measure the 1ns time delay resolution of arbitrary-shaped triggering wave. Four random channels were chosen to be measured, which shared the identical wave data prewritten in the RAM resources in FPGA. Firstly, four channels emitted the triggering wave at the very same time, shown in Fig. 5(a). Then, the outputs were ICSV21, Beijing, China, July

6 configured with 1ns interval, shown in Fig. 5(b). Coaxial cables were used to connect the triggering wave output connectors to the oscilloscope, leading to the instinct bias of approximate ±100ps between channels. Figure 5 (a) Figure 5 (b) Figure 5. a) Four channels emit the triggering wave simultaneously; b) Four channels emit one by one at interval of 1ns. The time axis scale is 1ns/div. We both simulated and tested the function of digital beamforming logical module. Full parallel computing is introduced, so the real-time processing in single FPGA on single board has an excellent performance. Figure 6 illustrates a simulation of 8-channel digital beamforming. The top 8 quantized analog waves represent pseudo echo wave data sampled by ADCs, and the bottom one indicates the beamforming data, which is acquired by summing the fine and coarse time delayed echo data. 4. Conclusion Figure 6. A simulation of the 8-channel digital beamformer. This paper designed and realized a FPGA-based high-performance ultrasonic phased array emission and reception controlling and processing system. The system adopts the CPCI bus architecture, facilitating communications between system board and self-designed boards, combined with high-speed serial bus for real-time transmission of mass beamforming data. We took full advantage of the abilities of timing control, logical calculation and full parallel computing in FPGA to realize 64 channels of emission triggering wave output at 1ns time delay resolution and 64 channels of amplified echo sampling as well as processing. ICSV21, Beijing, China, July

7 The system is suitable for general industrial ultrasonic phased array inspection. It aims at the scientific experiments and research in industrial fields of ultrasonic phased array testing and imaging, and will boost both the basic and the cutting-edge research related. The system also provides an effective solution to similar high-performance commercial product design. REFERENCES Olympus NDT, Phased Array Testing: Basic Theory for Industrial Applications, Olympus NDT, 48 Woerd Avenue, Waltham, MA 02453, USA, (2010). Drinkwater, B.W. and P.D. Wilcox, Ultrasonic arrays for non-destructive evaluation: A review. NDT & E International, (7): p Peterson D. K., Kino G. S. Real-time digital image reconstruction: A descriptive of imaging hardware and analysis of quantitative errors, IEEE Trans on Ultrasonics, 1984, 31(2): BAO Xiaoyu, SHI Keren, CHEN Yifang, ZHANG Wei, High-performance phased ultrasonic transmission in phased array ultrasonic systems, Journal of Tsinghua University(Science and Technology), 2004, 44(2), (in Chinese). Pai-Chi Li, Jing-Jung Huang, Efficient Dynamic Focus Control for Three-Dimensional Imaging Using Two-Dimensional Arrays, IEEE Transactions on Ultrasonics, Ferroelectrics, and Frequency Control, 2002, Vol.49, No.9, Olympus NDT, Advances in Phased Array Ultrasonic Technology Applications, Olympus NDT, 48 Woerd Avenue, Waltham, MA 02453, USA, (2007). Abhijit Athavale, Carl Christensen, High-Speed Serial I/O Made Simple: A Designer s Guide with FPGA Applications, Xilinx, Inc. (2005). ICSV21, Beijing, China, July

Simulation of Algorithms for Pulse Timing in FPGAs

Simulation of Algorithms for Pulse Timing in FPGAs 2007 IEEE Nuclear Science Symposium Conference Record M13-369 Simulation of Algorithms for Pulse Timing in FPGAs Michael D. Haselman, Member IEEE, Scott Hauck, Senior Member IEEE, Thomas K. Lewellen, Senior

More information

Ultrasonic Signal Processing Platform for Nondestructive Evaluation

Ultrasonic Signal Processing Platform for Nondestructive Evaluation Ultrasonic Signal Processing Platform for Nondestructive Evaluation (USPPNDE) Senior Project Final Report Raymond Smith Advisors: Drs. Yufeng Lu and In Soo Ahn Department of Electrical and Computer Engineering

More information

A Real-time Photoacoustic Imaging System with High Density Integrated Circuit

A Real-time Photoacoustic Imaging System with High Density Integrated Circuit 2011 3 rd International Conference on Signal Processing Systems (ICSPS 2011) IPCSIT vol. 48 (2012) (2012) IACSIT Press, Singapore DOI: 10.7763/IPCSIT.2012.V48.12 A Real-time Photoacoustic Imaging System

More information

PACS codes: Qx, Nc, Kv, v Keywords: Digital data acquisition, segmented HPGe detectors, clock and trigger distribution

PACS codes: Qx, Nc, Kv, v Keywords: Digital data acquisition, segmented HPGe detectors, clock and trigger distribution Clock and Trigger Synchronization between Several Chassis of Digital Data Acquisition Modules W. Hennig, H. Tan, M. Walby, P. Grudberg, A. Fallu-Labruyere, W.K. Warburton, XIA LLC, 31057 Genstar Road,

More information

Digital microcontroller for sonar waveform generator. Aleksander SCHMIDT, Jan SCHMIDT

Digital microcontroller for sonar waveform generator. Aleksander SCHMIDT, Jan SCHMIDT Digital microcontroller for sonar waveform generator Aleksander SCHMIDT, Jan SCHMIDT Gdansk University of Technology Faculty of Electronics, Telecommunications and Informatics Narutowicza 11/12, 80-233

More information

Development of a 256-channel Time-of-flight Electronics System For Neutron Beam Profiling

Development of a 256-channel Time-of-flight Electronics System For Neutron Beam Profiling JOURNAL OF L A TEX CLASS FILES, VOL. 14, NO. 8, AUGUST 2015 1 Development of a 256-channel Time-of-flight Electronics System For Neutron Beam Profiling Haolei Chen, Changqing Feng, Jiadong Hu, Laifu Luo,

More information

Development and Application of 500MSPS Digitizer for High Resolution Ultrasonic Measurements

Development and Application of 500MSPS Digitizer for High Resolution Ultrasonic Measurements Indian Society for Non-Destructive Testing Hyderabad Chapter Proc. National Seminar on Non-Destructive Evaluation Dec. 7-9, 2006, Hyderabad Development and Application of 500MSPS Digitizer for High Resolution

More information

Time Matters How Power Meters Measure Fast Signals

Time Matters How Power Meters Measure Fast Signals Time Matters How Power Meters Measure Fast Signals By Wolfgang Damm, Product Management Director, Wireless Telecom Group Power Measurements Modern wireless and cable transmission technologies, as well

More information

Chapter 2 Analog-to-Digital Conversion...

Chapter 2 Analog-to-Digital Conversion... Chapter... 5 This chapter examines general considerations for analog-to-digital converter (ADC) measurements. Discussed are the four basic ADC types, providing a general description of each while comparing

More information

2. The design and realization of the developed system

2. The design and realization of the developed system th European Conference on Non-Destructive Testing (ECNDT 24), October 6-, 24, Prague, Czech Republic More Info at Open Access Database www.ndt.net/?id=663 The System and Method of Ultrasonic Testing Based

More information

EISCAT_3D Digital Beam-Forming and Multi-Beaming

EISCAT_3D Digital Beam-Forming and Multi-Beaming EISCAT_3D Digital Beam-Forming and Multi-Beaming The phased array principle: Arrange matters such that the signals from all antennas R1 Rn are in phase at the wavefront W Constructive interference in a

More information

FPGA-BASED PULSED-RF PHASE AND AMPLITUDE DETECTOR AT SLRI

FPGA-BASED PULSED-RF PHASE AND AMPLITUDE DETECTOR AT SLRI doi:10.18429/jacow-icalepcs2017- FPGA-BASED PULSED-RF PHASE AND AMPLITUDE DETECTOR AT SLRI R. Rujanakraikarn, Synchrotron Light Research Institute, Nakhon Ratchasima, Thailand Abstract In this paper, the

More information

Corrosion Assessment of Offshore Oil Pipeline Based on Ultrasonic. Technique

Corrosion Assessment of Offshore Oil Pipeline Based on Ultrasonic. Technique 17th World Conference on Nondestructive Testing, 25-28 Oct 2008, Shanghai, China Corrosion Assessment of Offshore Oil Pipeline Based on Ultrasonic Technique Qi ZHANG, Pei-wen QUE, Hua-ming LEI Institute

More information

Design and performance of LLRF system for CSNS/RCS *

Design and performance of LLRF system for CSNS/RCS * Design and performance of LLRF system for CSNS/RCS * LI Xiao 1) SUN Hong LONG Wei ZHAO Fa-Cheng ZHANG Chun-Lin Institute of High Energy Physics, Chinese Academy of Sciences, Beijing 100049, China Abstract:

More information

FPGA BASED DATA AQUISITION SYSTEMS FOR PHYSICS EXPERIMENTS

FPGA BASED DATA AQUISITION SYSTEMS FOR PHYSICS EXPERIMENTS INTERNATIONAL PHD PROJECTS IN APPLIED NUCLEAR PHYSICS AND INNOVATIVE TECHNOLOGIES This project is supported by the Foundation for Polish Science MPD program, co-financed by the European Union within the

More information

FPGA-BASED CONTROL SYSTEM OF AN ULTRASONIC PHASED ARRAY

FPGA-BASED CONTROL SYSTEM OF AN ULTRASONIC PHASED ARRAY The 10 th International Conference of the Slovenian Society for Non-Destructive Testing»Application of Contemporary Non-Destructive Testing in Engineering«September 1-3, 009, Ljubljana, Slovenia, 77-84

More information

Design & Development of 4-channel Phased Array Control & Amplifier for EMAT based Phased Array UT System for Weld Joints

Design & Development of 4-channel Phased Array Control & Amplifier for EMAT based Phased Array UT System for Weld Joints Design & Development of 4-channel Phased Array Control & Amplifier for EMAT based Phased Array UT System for Weld Joints S.K.Lalwani 1,a, G.D.Randale 1, T.V.Shyam 2 and P.Jyothi 1 1 Electronics Division,

More information

Improvement of Ultrasonic Distance Measuring System

Improvement of Ultrasonic Distance Measuring System Improvement of Ultrasonic Distance Measuring System Yu Jiang 1, Rui Song 2,*, and Mingting Yuan 3 1 Qingdao University, College of automation and electrical engineering, 266071 Qingdao and Shangdong University,College

More information

Design and Implementation of an Ultra-high Speed Data Acquisition System for HRRATI

Design and Implementation of an Ultra-high Speed Data Acquisition System for HRRATI Design and Implementation of an Ultra-high Speed Data Acquisition System for HRRATI Bi Xin bixin@sia.cn Du Jinsong jsdu@sia.cn Fan Wei fanwei@sia.cn Abstract - Data Acquisition System (DAS) is a fundamental

More information

Multiplierless sigma-delta modulation beam forming for ultrasound nondestructive testing

Multiplierless sigma-delta modulation beam forming for ultrasound nondestructive testing Key Engineering Materials Vols. 270-273 (2004) pp 215-220 online at http://www.scientific.net (2004) Trans Tech Publications, Switzerland Citation Online available & since 2004/Aug/15 Copyright (to be

More information

Preliminary Design for the Digital Processing Subsystem of a Long Wavelength Array Station I. Introduction and Summary II.

Preliminary Design for the Digital Processing Subsystem of a Long Wavelength Array Station I. Introduction and Summary II. LWA Memo No. 154 Preliminary Design for the Digital Processing of a Long Wavelength Array Station L. D'Addario and R. Navarro Jet Propulsion Laboratory, California Institute of Technology 1 11 February

More information

Ihor TROTS, Andrzej NOWICKI, Marcin LEWANDOWSKI

Ihor TROTS, Andrzej NOWICKI, Marcin LEWANDOWSKI ARCHIVES OF ACOUSTICS 33, 4, 573 580 (2008) LABORATORY SETUP FOR SYNTHETIC APERTURE ULTRASOUND IMAGING Ihor TROTS, Andrzej NOWICKI, Marcin LEWANDOWSKI Institute of Fundamental Technological Research Polish

More information

The data rates of today s highspeed

The data rates of today s highspeed HIGH PERFORMANCE Measure specific parameters of an IEEE 1394 interface with Time Domain Reflectometry. Michael J. Resso, Hewlett-Packard and Michael Lee, Zayante Evaluating Signal Integrity of IEEE 1394

More information

Implementation of High Precision Time to Digital Converters in FPGA Devices

Implementation of High Precision Time to Digital Converters in FPGA Devices Implementation of High Precision Time to Digital Converters in FPGA Devices Tobias Harion () Implementation of HPTDCs in FPGAs January 22, 2010 1 / 27 Contents: 1 Methods for time interval measurements

More information

2520 Pulsed Laser Diode Test System

2520 Pulsed Laser Diode Test System Complete pulse test of laser diode bars and chips with dual photocurrent measurement channels 0 Pulsed Laser Diode Test System Simplifies laser diode L-I-V testing prior to packaging or active temperature

More information

Design of a Hardware/Software FPGA-Based Driver System for a Large Area High Resolution CCD Image Sensor

Design of a Hardware/Software FPGA-Based Driver System for a Large Area High Resolution CCD Image Sensor PHOTONIC SENSORS / Vol. 4, No. 3, 2014: 274 280 Design of a Hardware/Software FPGA-Based Driver System for a Large Area High Resolution CCD Image Sensor Ying CHEN 1,2*, Wanpeng XU 3, Rongsheng ZHAO 1,

More information

LLRF4 Evaluation Board

LLRF4 Evaluation Board LLRF4 Evaluation Board USPAS Lab Reference Author: Dmitry Teytelman Revision: 1.1 June 11, 2009 Copyright Dimtel, Inc., 2009. All rights reserved. Dimtel, Inc. 2059 Camden Avenue, Suite 136 San Jose, CA

More information

SDR14TX: Synchronization of multiple devices via PXIe backplane triggering

SDR14TX: Synchronization of multiple devices via PXIe backplane triggering 1 (5) Application Note: SDR14TX: Synchronization of multiple devices via PXIe backplane triggering Table of Contents 1 Introduction... 2 2 Overview... 2 3 PXIe backplane trigger signals... 2 3.1 Overview...

More information

Validation & Analysis of Complex Serial Bus Link Models

Validation & Analysis of Complex Serial Bus Link Models Validation & Analysis of Complex Serial Bus Link Models Version 1.0 John Pickerd, Tektronix, Inc John.J.Pickerd@Tek.com 503-627-5122 Kan Tan, Tektronix, Inc Kan.Tan@Tektronix.com 503-627-2049 Abstract

More information

Phase interpolation technique based on high-speed SERDES chip CDR Meidong Lin, Zhiping Wen, Lei Chen, Xuewu Li

Phase interpolation technique based on high-speed SERDES chip CDR Meidong Lin, Zhiping Wen, Lei Chen, Xuewu Li 5th International Conference on Computer Sciences and Automation Engineering (ICCSAE 2015) Phase interpolation technique based on high-speed SERDES chip CDR Meidong Lin, Zhiping Wen, Lei Chen, Xuewu Li

More information

A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram

A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram LETTER IEICE Electronics Express, Vol.10, No.4, 1 8 A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram Wang-Soo Kim and Woo-Young Choi a) Department

More information

icwaves Inspector Data Sheet

icwaves Inspector Data Sheet Inspector Data Sheet icwaves Advanced pattern-based triggering device for generating time independent pulses to avoid jitter and time-related countermeasures in SCA or FI testing. Riscure icwaves 1/9 Introduction

More information

WHAT ARE FIELD PROGRAMMABLE. Audible plays called at the line of scrimmage? Signaling for a squeeze bunt in the ninth inning?

WHAT ARE FIELD PROGRAMMABLE. Audible plays called at the line of scrimmage? Signaling for a squeeze bunt in the ninth inning? WHAT ARE FIELD PROGRAMMABLE Audible plays called at the line of scrimmage? Signaling for a squeeze bunt in the ninth inning? They re none of the above! We re going to take a look at: Field Programmable

More information

TAPR TICC Timestamping Counter Operation Manual. Introduction

TAPR TICC Timestamping Counter Operation Manual. Introduction TAPR TICC Timestamping Counter Operation Manual Revised: 23 November 2016 2016 Tucson Amateur Packet Radio Corporation Introduction The TAPR TICC is a two-channel timestamping counter ("TSC") implemented

More information

MFD900. The most industrial ultrasonic test system for flaw detection and thickness measurements

MFD900. The most industrial ultrasonic test system for flaw detection and thickness measurements MFD900 The most industrial ultrasonic test system for flaw detection and thickness measurements Guaranteed the lowest possible down time over many years. Pure ultrasonic testpower for high speed off- line

More information

ISSN: ISO 9001:2008 Certified International Journal of Engineering Science and Innovative Technology (IJESIT) Volume 2, Issue 4, July 2013

ISSN: ISO 9001:2008 Certified International Journal of Engineering Science and Innovative Technology (IJESIT) Volume 2, Issue 4, July 2013 Time Reversal Mirror in Ultrasound Imaging using High Speed Data Acquisition System FPGA (Vertex-5) AISHWARYA B, DUSHYANTH Student, Assistant Professor Abstract Applications Time delay focusing in ultrasound

More information

FTMS Booster X1 High-performance data acquisition system for FT-ICR MS

FTMS Booster X1 High-performance data acquisition system for FT-ICR MS FTMS Booster X1 High-performance data acquisition system for FT-ICR MS What is FTMS Booster? The Spectroswiss FTMS Booster X1 is a high-performance data acquisition and analysis system based on state-of-the-art

More information

4πβ (LS)-γ (HPGe) Digital Coincidence System Based on Synchronous. High-Speed Multichannel Data Acquisition *

4πβ (LS)-γ (HPGe) Digital Coincidence System Based on Synchronous. High-Speed Multichannel Data Acquisition * 4πβ (LS)-γ (HPGe) Digital Coincidence System Based on Synchronous High-Speed Multichannel Data Acquisition * Jifeng Chen( 陈吉锋 ) 1 Kezhu Song( 宋克柱 ) 1 Juncheng Liang( 梁珺成 ) 2 Jiacheng Liu( 柳加成 ) 3 1 State

More information

A PC-BASED TIME INTERVAL COUNTER WITH 200 PS RESOLUTION

A PC-BASED TIME INTERVAL COUNTER WITH 200 PS RESOLUTION A PC-BASED TIME INTERVAL COUNTER WITH 200 PS RESOLUTION Józef Kalisz and Ryszard Szplet Military University of Technology Kaliskiego 2, 00-908 Warsaw, Poland Tel: +48 22 6839016; Fax: +48 22 6839038 E-mail:

More information

Digital Logic ircuits Circuits Fundamentals I Fundamentals I

Digital Logic ircuits Circuits Fundamentals I Fundamentals I Digital Logic Circuits Fundamentals I Fundamentals I 1 Digital and Analog Quantities Electronic circuits can be divided into two categories. Digital Electronics : deals with discrete values (= sampled

More information

A DSP IMPLEMENTED DIGITAL FM MULTIPLEXING SYSTEM

A DSP IMPLEMENTED DIGITAL FM MULTIPLEXING SYSTEM A DSP IMPLEMENTED DIGITAL FM MULTIPLEXING SYSTEM Item Type text; Proceedings Authors Rosenthal, Glenn K. Publisher International Foundation for Telemetering Journal International Telemetering Conference

More information

nanodpp datasheet I. FEATURES

nanodpp datasheet I. FEATURES datasheet nanodpp I. FEATURES Ultra small size high-performance Digital Pulse Processor (DPP). 16k channels utilizing smart spectrum-size technology -- all spectra are recorded and stored as 16k spectra

More information

Channelization and Frequency Tuning using FPGA for UMTS Baseband Application

Channelization and Frequency Tuning using FPGA for UMTS Baseband Application Channelization and Frequency Tuning using FPGA for UMTS Baseband Application Prof. Mahesh M.Gadag Communication Engineering, S. D. M. College of Engineering & Technology, Dharwad, Karnataka, India Mr.

More information

MWA Antenna Description as Supplied by Reeve

MWA Antenna Description as Supplied by Reeve MWA Antenna Description as Supplied by Reeve Basic characteristics: Antennas are shipped broken down and require a few minutes to assemble in the field Each antenna is a dual assembly shaped like a bat

More information

M8190A 12 GSa/s Arbitrary Waveform Generator

M8190A 12 GSa/s Arbitrary Waveform Generator M8190A 12 GSa/s Arbitrary Waveform Generator March 1 st Question and Answer session 1. How much are the instruments? The starting price is $78,000 containing o 1 channel option with $55,000 o 14 bit option

More information

Parametric Beamformer for Synthetic Aperture Ultrasound Imaging

Parametric Beamformer for Synthetic Aperture Ultrasound Imaging Downloaded from orbit.dtu.dk on: Nov 26, 2018 etric Beamformer for Synthetic Aperture Ultrasound Imaging Nikolov, Svetoslav; Tomov, Borislav Gueorguiev; Jensen, Jørgen Arendt Published in: IEEE Ultrasonics

More information

An Efficient Method for Implementation of Convolution

An Efficient Method for Implementation of Convolution IAAST ONLINE ISSN 2277-1565 PRINT ISSN 0976-4828 CODEN: IAASCA International Archive of Applied Sciences and Technology IAAST; Vol 4 [2] June 2013: 62-69 2013 Society of Education, India [ISO9001: 2008

More information

A Portable Magnetic Flux Leakage Testing System for Industrial Pipelines Based on Circumferential Magnetization

A Portable Magnetic Flux Leakage Testing System for Industrial Pipelines Based on Circumferential Magnetization 19 th World Conference on Non-Destructive Testing 2016 A Portable Magnetic Flux Leakage Testing System for Industrial Pipelines Based on Circumferential Magnetization Kunming ZHAO 1, Xinjun WU 1, Gongtian

More information

On Determination of Focal Laws for Linear Phased Array Probes as to the Active and Passive Element Size

On Determination of Focal Laws for Linear Phased Array Probes as to the Active and Passive Element Size 19 th World Conference on Non-Destructive Testing 2016 On Determination of Focal Laws for Linear Phased Array Probes as to the Active and Passive Element Size Andreas GOMMLICH 1, Frank SCHUBERT 2 1 Institute

More information

The Architecture of the BTeV Pixel Readout Chip

The Architecture of the BTeV Pixel Readout Chip The Architecture of the BTeV Pixel Readout Chip D.C. Christian, dcc@fnal.gov Fermilab, POBox 500 Batavia, IL 60510, USA 1 Introduction The most striking feature of BTeV, a dedicated b physics experiment

More information

High-Speed Interconnect Technology for Servers

High-Speed Interconnect Technology for Servers High-Speed Interconnect Technology for Servers Hiroyuki Adachi Jun Yamada Yasushi Mizutani We are developing high-speed interconnect technology for servers to meet customers needs for transmitting huge

More information

FPGA-Based Control System of an Ultrasonic Phased Array Keywords: ultrasonic imaging, phased array, B-scan, FPGA

FPGA-Based Control System of an Ultrasonic Phased Array Keywords: ultrasonic imaging, phased array, B-scan, FPGA Paper received: 22.08.2009 DOI:10.5545/sv-jme.2010.178 Paper accepted: 04.03.2010 Santos, M.J.S.F. - Santos, J.B. Mário João Simões Ferreira dos Santos* - Jaime Batista dos Santos University of Coimbra

More information

Description of a device and software for precise sound velocity measurement

Description of a device and software for precise sound velocity measurement R&D: Ultrasonic Technology / Fingerprint Recognition Przedsiębiorstwo Badawczo-Produkcyjne OPTEL Sp. z o.o. ul. Otwarta 10a PL 50-212 Wrocław tel.: +48 (71) 329 68 53 fax: 329 68 52 NIP 898-10-47-033 http://www.optel.pl

More information

RIGOL Data Sheet. DG3000 Series Function/Arbitrary Waveform Generator DG3121A, DG3101A, DG3061A. Product Overview. Easy to Use Design.

RIGOL Data Sheet. DG3000 Series Function/Arbitrary Waveform Generator DG3121A, DG3101A, DG3061A. Product Overview. Easy to Use Design. RIGOL Data Sheet DG3000 Series Function/Arbitrary Waveform Generator DG3121A, DG3101A, DG3061A Product Overview DG3000 Series Function/Arbitrary Waveform Generators adopt DDS technology, which enables

More information

Integrated 16-channel Transmit and Receive Beamforming ASIC for Ultrasound Imaging

Integrated 16-channel Transmit and Receive Beamforming ASIC for Ultrasound Imaging Integrated -channel Transmit and Receive Beamforming ASIC for Ultrasound Imaging Chandrashekar Dusa, Samiyuktha Kalalii, P. Rajalakshmi, Omkeshwar Rao Department of Electrical Engineering Indian Institute

More information

BPSK_DEMOD. Binary-PSK Demodulator Rev Key Design Features. Block Diagram. Applications. General Description. Generic Parameters

BPSK_DEMOD. Binary-PSK Demodulator Rev Key Design Features. Block Diagram. Applications. General Description. Generic Parameters Key Design Features Block Diagram Synthesizable, technology independent VHDL IP Core reset 16-bit signed input data samples Automatic carrier acquisition with no complex setup required User specified design

More information

A GENERIC ARCHITECTURE FOR SMART MULTI-STANDARD SOFTWARE DEFINED RADIO SYSTEMS

A GENERIC ARCHITECTURE FOR SMART MULTI-STANDARD SOFTWARE DEFINED RADIO SYSTEMS A GENERIC ARCHITECTURE FOR SMART MULTI-STANDARD SOFTWARE DEFINED RADIO SYSTEMS S.A. Bassam, M.M. Ebrahimi, A. Kwan, M. Helaoui, M.P. Aflaki, O. Hammi, M. Fattouche, and F.M. Ghannouchi iradio Laboratory,

More information

ADQ214. Datasheet. Features. Introduction. Applications. Software support. ADQ Development Kit. Ordering information

ADQ214. Datasheet. Features. Introduction. Applications. Software support. ADQ Development Kit. Ordering information ADQ214 is a dual channel high speed digitizer. The ADQ214 has outstanding dynamic performance from a combination of high bandwidth and high dynamic range, which enables demanding measurements such as RF/IF

More information

CHAPTER III THE FPGA IMPLEMENTATION OF PULSE WIDTH MODULATION

CHAPTER III THE FPGA IMPLEMENTATION OF PULSE WIDTH MODULATION 34 CHAPTER III THE FPGA IMPLEMENTATION OF PULSE WIDTH MODULATION 3.1 Introduction A number of PWM schemes are used to obtain variable voltage and frequency supply. The Pulse width of PWM pulsevaries with

More information

Note Using the PXIe-5785 in a manner not described in this document might impair the protection the PXIe-5785 provides.

Note Using the PXIe-5785 in a manner not described in this document might impair the protection the PXIe-5785 provides. SPECIFICATIONS PXIe-5785 PXI FlexRIO IF Transceiver This document lists the specifications for the PXIe-5785. Specifications are subject to change without notice. For the most recent device specifications,

More information

Time-Frequency System Builds and Timing Strategy Research of VHF Band Antenna Array

Time-Frequency System Builds and Timing Strategy Research of VHF Band Antenna Array Journal of Computer and Communications, 2016, 4, 116-125 Published Online March 2016 in SciRes. http://www.scirp.org/journal/jcc http://dx.doi.org/10.4236/jcc.2016.43018 Time-Frequency System Builds and

More information

VLSI Architecture for Ultrasound Array Signal Processor

VLSI Architecture for Ultrasound Array Signal Processor VLSI Architecture for Ultrasound Array Signal Processor Laseena C. A Assistant Professor Department of Electronics and Communication Engineering Government College of Engineering Kannur Kerala, India.

More information

High Linearity Wideband RF-to-Digital Transceiver

High Linearity Wideband RF-to-Digital Transceiver High Linearity Wideband RFtoDigital Transceiver RF4102 3U cpci Features Integrated RF and Digital IF Processing in a single 3U cpci slot High linearity, wideband RF Transceiver, 20 MHz to 2.7 GHz 14bit

More information

Wideband Spectral Measurement Using Time-Gated Acquisition Implemented on a User-Programmable FPGA

Wideband Spectral Measurement Using Time-Gated Acquisition Implemented on a User-Programmable FPGA Wideband Spectral Measurement Using Time-Gated Acquisition Implemented on a User-Programmable FPGA By Raajit Lall, Abhishek Rao, Sandeep Hari, and Vinay Kumar Spectral measurements for some of the Multiple

More information

Implementation of Face Detection System Based on ZYNQ FPGA Jing Feng1, a, Busheng Zheng1, b* and Hao Xiao1, c

Implementation of Face Detection System Based on ZYNQ FPGA Jing Feng1, a, Busheng Zheng1, b* and Hao Xiao1, c 6th International Conference on Mechatronics, Computer and Education Informationization (MCEI 2016) Implementation of Face Detection System Based on ZYNQ FPGA Jing Feng1, a, Busheng Zheng1, b* and Hao

More information

Models 296 and 295 combine sophisticated

Models 296 and 295 combine sophisticated Established 1981 Advanced Test Equipment Rentals www.atecorp.com 800-404-ATEC (2832) Models 296 and 295 50 MS/s Synthesized Multichannel Arbitrary Waveform Generators Up to 4 Independent Channels 10 Standard

More information

FPGA Based Sigma Delta Modulator Design for Biomedical Application Using Verilog HDL

FPGA Based Sigma Delta Modulator Design for Biomedical Application Using Verilog HDL Global Journal of researches in engineering Electrical and Electronics engineering Volume 11 Issue 7 Version 1.0 December 2011 Type: Double Blind Peer Reviewed International Research Journal Publisher:

More information

A new Photon Counting Detector: Intensified CMOS- APS

A new Photon Counting Detector: Intensified CMOS- APS A new Photon Counting Detector: Intensified CMOS- APS M. Belluso 1, G. Bonanno 1, A. Calì 1, A. Carbone 3, R. Cosentino 1, A. Modica 4, S. Scuderi 1, C. Timpanaro 1, M. Uslenghi 2 1-I.N.A.F.-Osservatorio

More information

Software defined radio transceiver (SDR) CW & RTTY Skimmer Server Weak Signal Propagation Reporter (WSPR)

Software defined radio transceiver (SDR) CW & RTTY Skimmer Server Weak Signal Propagation Reporter (WSPR) Red Pitaya STEMlab solutions are an indispensable part of equipment in Ham Radio Operators lab. With a single click STEMlab can be transformed into several applications like: Software defined radio transceiver

More information

APPLICATION OF PROGRAMMABLE LOGIC DEVICES FOR ACQUISITION OF ECG SIGNAL WITH PACEMAKER PULSES 1. HISTORY OF PROGRAMMABLE CIRCUITS

APPLICATION OF PROGRAMMABLE LOGIC DEVICES FOR ACQUISITION OF ECG SIGNAL WITH PACEMAKER PULSES 1. HISTORY OF PROGRAMMABLE CIRCUITS JOURNAL OF MEDICAL INFORMATICS & TECHNOLOGIES Vol.4/2002, ISSN 1642-6037 Leszek DREWNIOK *, Janusz ZMUDZINSKI *, Jerzy GALECKA *, Adam GACEK * programmable circuits ECG acquisition with cardiostimulator

More information

ISSCC 2003 / SESSION 4 / CLOCK RECOVERY AND BACKPLANE TRANSCEIVERS / PAPER 4.3

ISSCC 2003 / SESSION 4 / CLOCK RECOVERY AND BACKPLANE TRANSCEIVERS / PAPER 4.3 ISSCC 2003 / SESSION 4 / CLOCK RECOVERY AND BACKPLANE TRANSCEIVERS / PAPER 4.3 4.3 A Second-Order Semi-Digital Clock Recovery Circuit Based on Injection Locking M.-J. Edward Lee 1, William J. Dally 1,2,

More information

A new Photon Counting Detector: Intensified CMOS- APS

A new Photon Counting Detector: Intensified CMOS- APS A new Photon Counting Detector: Intensified CMOS- APS M. Belluso 1, G. Bonanno 1, A. Calì 1, A. Carbone 3, R. Cosentino 1, A. Modica 4, S. Scuderi 1, C. Timpanaro 1, M. Uslenghi 2 1- I.N.A.F.-Osservatorio

More information

Yet, many signal processing systems require both digital and analog circuits. To enable

Yet, many signal processing systems require both digital and analog circuits. To enable Introduction Field-Programmable Gate Arrays (FPGAs) have been a superb solution for rapid and reliable prototyping of digital logic systems at low cost for more than twenty years. Yet, many signal processing

More information

A 14-bit 2.5 GS/s DAC based on Multi-Clock Synchronization. Hegang Hou*, Zongmin Wang, Ying Kong, Xinmang Peng, Haitao Guan, Jinhao Wang, Yan Ren

A 14-bit 2.5 GS/s DAC based on Multi-Clock Synchronization. Hegang Hou*, Zongmin Wang, Ying Kong, Xinmang Peng, Haitao Guan, Jinhao Wang, Yan Ren Joint International Mechanical, Electronic and Information Technology Conference (JIMET 2015) A 14-bit 2.5 GS/s based on Multi-Clock Synchronization Hegang Hou*, Zongmin Wang, Ying Kong, Xinmang Peng,

More information

THE OFFICINE GALILEO DIGITAL SUN SENSOR

THE OFFICINE GALILEO DIGITAL SUN SENSOR THE OFFICINE GALILEO DIGITAL SUN SENSOR Franco BOLDRINI, Elisabetta MONNINI Officine Galileo B.U. Spazio- Firenze Plant - An Alenia Difesa/Finmeccanica S.p.A. Company Via A. Einstein 35, 50013 Campi Bisenzio

More information

Source Coding and Pre-emphasis for Double-Edged Pulse width Modulation Serial Communication

Source Coding and Pre-emphasis for Double-Edged Pulse width Modulation Serial Communication Source Coding and Pre-emphasis for Double-Edged Pulse width Modulation Serial Communication Abstract: Double-edged pulse width modulation (DPWM) is less sensitive to frequency-dependent losses in electrical

More information

Specifications and Interfaces

Specifications and Interfaces Specifications and Interfaces Crimson TNG is a wide band, high gain, direct conversion quadrature transceiver and signal processing platform. Using analogue and digital conversion, it is capable of processing

More information

Dr. Cahit Karakuş ANALOG SİNYALLER

Dr. Cahit Karakuş ANALOG SİNYALLER Dr. Cahit Karakuş ANALOG SİNYALLER Sinusoidal Waveform Mathematically it is represented as: Sinusoidal Waveform Unit of measurement for horizontal axis can be time, degrees or radians. Sinusoidal Waveform

More information

A low dead time vernier delay line TDC implemented in an actel flash-based FPGA

A low dead time vernier delay line TDC implemented in an actel flash-based FPGA Nuclear Science and Techniques 24 (2013) 040403 A low dead time vernier delay line TDC implemented in an actel flash-based FPGA QIN Xi 1,2 FENG Changqing 1,2,* ZHANG Deliang 1,2 ZHAO Lei 1,2 LIU Shubin

More information

A MULTI-CHANNEL SIGNAL SOURCES BASED ON FPGA AND DDS

A MULTI-CHANNEL SIGNAL SOURCES BASED ON FPGA AND DDS A MULTI-CHANNEL SIGNAL SOURCES BASED ON FPGA AND DDS 1, 2 QIULIN TAN, 2,* XIANGDONG PEI, 1, 2 JIJUN XIONG, 1,2 WENYI LIU 1 SIMIN ZHU, 1 MINGSI QI, 1 CHAO LI 1 Key Laboratory of Instrumentation Science

More information

OFDM Transceiver using Verilog Proposal

OFDM Transceiver using Verilog Proposal OFDM Transceiver using Verilog Proposal PAUL PETHSOMVONG ZACH ASAL DEPARTMENT OF ELECTRICAL ENGINEERING BRADLEY UNIVERSITY PEORIA, ILLINOIS NOVEMBER 21, 2013 1 Project Outline Orthogonal Frequency Division

More information

Ultrasonic imaging has been an essential tool for

Ultrasonic imaging has been an essential tool for 1262 IEEE Transactions on Ultrasonics, Ferroelectrics, and Frequency Control, vol. 56, no. 6, June 2009 Correspondence Hardware-Efficient Realization of a Real-Time Ultrasonic Target Detection System Using

More information

RPG XFFTS. extended bandwidth Fast Fourier Transform Spectrometer. Technical Specification

RPG XFFTS. extended bandwidth Fast Fourier Transform Spectrometer. Technical Specification RPG XFFTS extended bandwidth Fast Fourier Transform Spectrometer Technical Specification 19 XFFTS crate equiped with eight XFFTS boards and one XFFTS controller Fast Fourier Transform Spectrometer The

More information

Implementation of A Nanosecond Time-resolved APD Detector System for NRS Experiment in HEPS-TF

Implementation of A Nanosecond Time-resolved APD Detector System for NRS Experiment in HEPS-TF Implementation of A Nanosecond Time-resolved APD Detector System for NRS Experiment in HEPS-TF LI Zhen-jie a ; MA Yi-chao c ; LI Qiu-ju a ; LIU Peng a ; CHANG Jin-fan b ; ZHOU Yang-fan a * a Beijing Synchrotron

More information

ECHO-CANCELLATION IN A SINGLE-TRANSDUCER ULTRASONIC IMAGING SYSTEM

ECHO-CANCELLATION IN A SINGLE-TRANSDUCER ULTRASONIC IMAGING SYSTEM ECHO-CANCELLATION IN A SINGLE-TRANSDUCER ULTRASONIC IMAGING SYSTEM Johan Carlson a,, Frank Sjöberg b, Nicolas Quieffin c, Ros Kiri Ing c, and Stéfan Catheline c a EISLAB, Dept. of Computer Science and

More information

MRI & NMR spectrometer

MRI & NMR spectrometer AMOS MRI & NMR spectrometer The AMOS Spectrometer is a highly modular and flexible unit that provides the ability to customize synchronized configurations for preclinical and clinical MR applications.

More information

Data Acquisition System for the Angra Project

Data Acquisition System for the Angra Project Angra Neutrino Project AngraNote 012-2009 (Draft) Data Acquisition System for the Angra Project H. P. Lima Jr, A. F. Barbosa, R. G. Gama Centro Brasileiro de Pesquisas Físicas - CBPF L. F. G. Gonzalez

More information

An ultra-high ramp rate arbitrary waveform generator for communication and radar applications

An ultra-high ramp rate arbitrary waveform generator for communication and radar applications LETTER IEICE Electronics Express, Vol.12, No.3, 1 10 An ultra-high ramp rate arbitrary waveform generator for communication and radar applications Zhang De-ping a), Xie Shao-yi, Wang Chao, Wu Wei-wei,

More information

PXI Modules 3066 PXI Multi-Way Active RF Combiner Data Sheet

PXI Modules 3066 PXI Multi-Way Active RF Combiner Data Sheet PXI Modules 3066 PXI Multi-Way Active RF Combiner Data Sheet The most important thing we build is trust 250 MHz to 6 GHz RF signal conditioning module for multi- UE, MIMO and Smartphone testing Four full

More information

nanomca 80 MHz HIGH PERFORMANCE, LOW POWER DIGITAL MCA Model Numbers: NM0530 and NM0530Z

nanomca 80 MHz HIGH PERFORMANCE, LOW POWER DIGITAL MCA Model Numbers: NM0530 and NM0530Z datasheet nanomca 80 MHz HIGH PERFORMANCE, LOW POWER DIGITAL MCA Model Numbers: NM0530 and NM0530Z I. FEATURES Finger-sized, high performance digital MCA. 16k channels utilizing smart spectrum-size technology

More information

Electronic Counters. Sistemi Virtuali di Acquisizione Dati Prof. Alessandro Pesatori

Electronic Counters. Sistemi Virtuali di Acquisizione Dati Prof. Alessandro Pesatori Electronic Counters 1 Electronic counters Frequency measurement Period measurement Frequency ratio measurement Time interval measurement Total measurements between two signals 2 Electronic counters Frequency

More information

Analyzer and Controller SignalCalc. 900 Series. A member of the

Analyzer and Controller SignalCalc. 900 Series. A member of the Analyzer and Controller SignalCalc 900 Series A member of the 900 Series The 900 integrates comprehensive control and signal analysis capabilities with a new distributed real-time signal processing engine.

More information

Low-Cost and Portable Interactive Sinusoidal Digital Signal Generator by Using FPGA

Low-Cost and Portable Interactive Sinusoidal Digital Signal Generator by Using FPGA Low-Cost and Portable Interactive Sinusoidal Digital Signal Generator by Using FPGA Aiman Zakwan Jidin 1,2, Irna Nadira Mahzan 1, Nurulhalim Hassim 1, Ahmad Fauzan Kadmin 1 1 Faculty of Engineering Technology,

More information

GENERIC SDR PLATFORM USED FOR MULTI- CARRIER AIDED LOCALIZATION

GENERIC SDR PLATFORM USED FOR MULTI- CARRIER AIDED LOCALIZATION Copyright Notice c 2009 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works

More information

ANITA-Lite Trigger Object (ALTO Rev. B) User s Manual

ANITA-Lite Trigger Object (ALTO Rev. B) User s Manual ANITA-Lite Trigger Object (ALTO Rev. B) User s Manual Gary S. Varner, David Ridley, James Kennedy and Mary Felix Contact: varner@phys.hawaii.edu Instrumentation Development Laboratory Department of Physics

More information

Getting started with OPENCORE NMR spectrometer. --- Installation and connection ---

Getting started with OPENCORE NMR spectrometer. --- Installation and connection --- Getting started with OPENCORE NMR spectrometer --- Installation and connection --- Assembly USB The USB module is bus-powered. That is, DC power is provided by the personal computer via the USB cable.

More information

Electronic Readout System for Belle II Imaging Time of Propagation Detector

Electronic Readout System for Belle II Imaging Time of Propagation Detector Electronic Readout System for Belle II Imaging Time of Propagation Detector Dmitri Kotchetkov University of Hawaii at Manoa for Belle II itop Detector Group March 3, 2017 Barrel Particle Identification

More information

ELG3336 Design of Mechatronics System

ELG3336 Design of Mechatronics System ELG3336 Design of Mechatronics System Elements of a Data Acquisition System 2 Analog Signal Data Acquisition Hardware Your Signal Data Acquisition DAQ Device System Computer Cable Terminal Block Data Acquisition

More information

Ultra-high-speed Interconnect Technology for Processor Communication

Ultra-high-speed Interconnect Technology for Processor Communication Ultra-high-speed Interconnect Technology for Processor Communication Yoshiyasu Doi Samir Parikh Yuki Ogata Yoichi Koyanagi In order to improve the performance of storage systems and servers that make up

More information

Enhancing the capability of primary calibration system for shock acceleration in NML

Enhancing the capability of primary calibration system for shock acceleration in NML Enhancing the capability of primary calibration system for shock acceleration in NML Jiun-Kai CHEN 1 ; Yen-Jong HUANG 1 1 Center for Measurement Standards, Industrial Technology Research Institute, R.O.C.

More information