Size: px
Start display at page:

Download ""

Transcription

1 Distributed by: The content and copyrights of the attached material are the property of its owner.

2 Dual Output Voltages for Split-Supply Applications Selectable Power Up Sequencing for DSP Applications (See TPS704xx for Independent Enabling of Each Output) Output Current Range of A on Regulator and 2 A on Regulator 2 Fast Transient Response Voltage Options Are 3.3-V/2.5-V, 3.3-V/.8-V, 3.3-V/.5-V, 3.3-V/.2-V, and Dual Adjustable Outputs Open Drain Power-On Reset With 20-ms Delay description TPS703xx family of devices are designed to provide a complete power management solution for TI DSP, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes this family ideal for any TI DSP applications with power sequencing requirement. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset inputs, and enable function, provide a complete system solution. Open Drain Power Good for Regulator Ultralow 85 µa (typ) Quiescent Current 2 µa Input Current During Standby Low Noise: 78 µv RMS Without Bypass Capacitor Quick Output Capacitor Discharge Feature Two Manual Reset Inputs 2% Accuracy Over Load and Temperature Undervoltage Lockout (UVLO) Feature 24-Pin PowerPAD TSSOP Package Thermal Shutdown Protection GND/HEATSINK V IN V IN NC SEQ GND V IN2 V IN2 GND/HEATSINK NC No internal connection PWP PACKAGE (TOP VIEW) GND/HEATSINK V OUT V OUT V SSE /FB NC PG NC V SSE2 /FB2 V OUT2 V OUT2 GND/HEATSINK 5 V VIN TPS7035 PWP VOUT DSP 3.3 V I/O 0.22 µf VSSE 22 µf 250 kω 0.22 µf VIN2 PG >2 V <0.7 V PG 250 kω >2 V <0.7 V VSSE2 >2 V <0.7 V SEQ 47 µf.8 V Core Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. Copyright , Texas Instruments Incorporated POST OFFICE BOX DALLAS, TEXAS 75265

3 description (continued) The TPS703xx family of voltage regulators offers very low dropout voltage and dual outputs with power up sequence control, which is designed primarily for DSP applications. These devices have low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 47 µf low ESR capacitors. These devices have fixed 3.3-V/2.5-V, 3.3-V/.8-V, 3.3-V/.5-V, 3.3-V/.2-V, and adjustable voltage options. Regulator can support up to A, and regulator 2 can support up to 2 A. Separate voltage inputs allow the designer to configure the source power. Because the PMOS pass element behaves as a low-value resistor, the dropout voltage is very low (typically 60 mv on regulator ) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 250 µa over the full range of output current). This LDO family also features a sleep mode; applying a high signal to (enable) shuts down both regulators, reducing the input current to µa at T J = 25 C. The device is enabled when the pin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the V SSE and V SSE2 pins respectively. The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, V OUT2 turns on first and V OUT remains off until V OUT2 reaches approximately 83% of its regulated output voltage. At that time V OUT is turned on. If V OUT2 is pulled below 83% (i.e. overload condition) of its regulated voltage, V OUT will be turned off. Pulling the SEQ terminal low reverses the power-up order and V OUT is turned on first. The SEQ pin is connected to an internal pullup current source. For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled). The PG pin reports the voltage conditions at V OUT. The PG pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator. The TPS703xx features a (SVS, POR, or power on reset). is an active low, open drain output and requires a pullup resistor for normal operation. When pulled up, goes to a high impedance state (i.e. logic high) after a 20 ms delay when all three of the following conditions are met. First, V IN must be above the undervoltage condition. Second, the manual reset (MR) pin must be in a high impedance state. Third, V OUT2 must be above approximately 95% of its regulated voltage. To monitor V OUT, the PG output pin can be connected to or. can be used to drive power on reset or a low-battery indicator. If is not used, it can be left floating. Internal bias voltages are powered by V IN and require 2.7 V for full functionality. Each regulator input has an undervoltage lockout circuit that prevents each output from turning on until the respective input reaches 2.5 V. TJ 40 C to 25 C REGULATOR VO (V) AVAILABLE OPTIONS REGULATOR 2 VO (V) TSSOP (PWP) 3.3 V.2 V TPS70345PWP 3.3 V.5 V TPS70348PWP 3.3 V.8 V TPS7035PWP 3.3 V 2.5 V TPS70358PWP Adjustable (.22 V to 5.5 V) Adjustable (.22 V to 5.5 V) TPS70302PWP NOTE: The TPS70302 is programmable using external resistor dividers (see application information) The PWP package is available taped and reeled. Add an R suffix to the device type (e.g., TPS70302PWPR). 2 POST OFFICE BOX DALLAS, TEXAS 75265

4 detailed block diagram fixed voltage version VIN (2 Pins) VOUT (2 Pins) GND 2.5 V Thermal Shutdown UVLO Shutdown Reference Vref UVLO Current Sense Vref + A_ FB A_ 0 kω VSSE (see Note A) PG FB 0.95 Vref Rising Edge Deglitch VIN Shutdown FB Vref FB 0.83 Vref UV Comp Falling Edge Deglitch Falling Edge Deglitch Power Sequence Logic FB Vref A_ A_2 Rising Edge Deglitch Vref FB2 Falling Edge Delay VIN SEQ (see Note B) VIN2 (2 Pins) VIN UV Comp 2.5 V UVLO2 Current Sense + A_2 A_2 0 kω VSSE2 (see Note A) (2 Pins) NOTES: A. For most applications, VSSE and VSSE2 should be externally connected to VOUT as close as possible to the device. For other implementations, refer to SSE terminal connection discussion in the Application Information section. B. If the SEQ terminal is floating at the input, powers up first. POST OFFICE BOX DALLAS, TEXAS

5 detailed block diagram adjustable voltage version VIN (2 Pins) VOUT (2 Pins) GND 2.5 V Thermal Shutdown UVLO Shutdown Reference Vref UVLO Current Sense Vref + A_ A_ FB (see Note A) PG FB 0.95 Vref Rising Edge Deglitch VIN Shutdown FB Vref FB 0.83 Vref UV Comp Falling Edge Deglitch Falling Edge Deglitch Power Sequence Logic FB Vref A_ A_2 Rising Edge Deglitch Vref Falling Edge Delay VIN SEQ (see Note B) VIN2 (2 Pins) VIN UV Comp 2.5 V UVLO2 Current Sense + A_2 A_2 FB2 (see Note A) (2 Pins) NOTES: A. For most applications, FB and FB2 should be externally connected to resistor dividers as close as possible to the device. For other implementations, refer to FB terminals connection discussion in the Application Information section. B. If the SEQ terminal is floating at the input, powers up first. 4 POST OFFICE BOX DALLAS, TEXAS 75265

6 timing diagram (with V IN powered up and and at logic high) VIN2 VRES (see Note A) t VRES Threshold Voltage VIT+ (see Note B) VIT (see Note B) VIT +(see Note B) VIT (see Note B) Output Output Undefined Î Î Î Î 20 ms Delay 20 ms Delay NOTES: A. VRES is the minimum input voltage for a valid. The symbol VRES is not currently listed within EIA or JEDEC standards for semiconductor symbology. B. VIT Trip voltage is typically 5% lower than the output voltage (95%VO) VIT to VIT+ is the hysteresis voltage. PG timing diagram Î Î Î Î t t Output Undefined VIN VUVLO VPG (see Note A) t VUVLO VPG Threshold Voltage VIT +(see Note B) VIT (see Note B) VIT+ (see Note B) VIT (see Note B) Output Undefined PG Output ÎÎ ÎÎ ÎÎ ÎÎ ÎÎ ÎÎ ÎÎ ÎÎt NOTES: A. VPG is the minimum input voltage for a valid PG. The symbol VPG is not currently listed within EIA or JEDEC standards for semiconductor symbology. B. VIT Trip voltage is typically 5% lower than the output voltage (95%VO) VIT to VIT+ is the hysteresis voltage. t Output Undefined POST OFFICE BOX DALLAS, TEXAS

7 NAME TERMINAL NO. I/O 7 I Active low enable GND 9 Regulator ground GND/HEATSINK, 2, 3, 24 Ground/heatsink Terminal Functions DESCRIPTION 6 I Manual reset input, active low, pulled up internally 5 I Manual reset input 2, active low, pulled up internally NC 4, 7, 20 No connection PG 9 O Open drain output, low when VOUT voltage is less than 95% of the nominal regulated voltage 8 O Open drain output, SVS (power on reset) signal, active low SEQ 8 I Power up sequence control: SEQ=High, powers up first; SEQ=Low, VOUT powers up first, SEQ terminal pulled up internally. VIN 2, 3 I Input voltage of regulator VIN2 0, I Input voltage of regulator 2 VOUT 22, 23 O Output voltage of regulator 4, 5 O Output voltage of regulator 2 VSSE2/FB2 6 I Regulator 2 output voltage sense/ regulator 2 feedback for adjustable VSSE/FB 2 I Regulator output voltage sense/ regulator feedback for adjustable detailed description The TPS703xx low dropout regulator family provides dual regulated output voltages for DSP applications that require a high performance power management solution. These devices provide fast transient response and high accuracy, while drawing low quiescent current. Programmable sequencing provides a power solution for DSPs without any external component requirements. This reduces the component cost and board space while increasing total system reliability. TPS703xx family has an enable feature which puts the device in sleep mode reducing the input current to µa. Other features are the integrated SVS (power on reset, ) and power good (PG). These monitor output voltages and provide logic output to the system. These differentiated features provide a complete DSP power solution. The TPS703xx, unlike many other LDOs, features very low quiescent current which remains virtually constant even with varying loads. Conventional LDO regulators use a PNP pass element, the base current of which is directly proportional to the load current through the regulator (I B = I C /β). The TPS703xx uses a PMOS transistor to pass current. Because the gate of the PMOS is voltage driven, operating current is low and stable over the full load range. pin functions enable The terminal is an input which enables or shuts down the device. If is at a logic high signal the device is in shutdown mode. When the goes to voltage low, then the device is enabled. sequence The SEQ terminal is an input that programs which output voltage (V OUT or V OUT2 ) is turned on first. When the device is enabled and the SEQ terminal is pulled high or left open, V OUT2 turns on first and V OUT remains off until V OUT2 reaches approximately 83% of its regulated output voltage. If V OUT2 is pulled below 83% (i.e., over load condition) V OUT is turned off. This terminal has a 6-µA pullup current to V IN. Pulling the SEQ terminal low reverses the power-up order and V OUT is turned on first. For detail timing diagrams refer to Figures 33 through POST OFFICE BOX DALLAS, TEXAS 75265

8 detailed description (continued) power good (PG) The PG terminal is an open drain, active high output terminal which indicates the status of the V OUT regulator. When the V OUT reaches 95% of its regulated voltage, PG goes to a high impedance state. PG goes to a low impedance state when V OUT is pulled below 95% (i.e., over load condition) of its regulated voltage. The open drain output of the PG terminal requires a pullup resistor. manual reset pins ( and ) and are active low input terminals used to trigger a reset condition. When either or is pulled to logic low, a POR () occurs. These terminals have a 6-µA pullup current to V IN. It is recommended that these pins be pulled high to V IN when they are not used. sense (V SSE, V SSE2 ) The sense terminals of fixed-output options must be connected to the regulator output, and the connection should be as short as possible. Internally, the sense terminals connect to high-impedance wide-bandwidth amplifiers through resistor-divider networks and noise pickup feeds through to the regulator output. It is essential to route the sense connections in such a way to minimize/avoid noise pickup. Adding RC networks between the V SSE terminals and V OUT terminals to filter noise is not recommended because it can cause the regulators to oscillate. FB and FB2 FB and FB2 are input terminals used for adjustable-output devices and must be connected to the external feedback resistor divider. FB and FB2 connections should be as short as possible. It is essential to route them in such a way as to minimize/avoid noise pickup. Adding RC networks between the FB terminals and the V OUT terminals to filter noise is not recommended because it can cause the regulators to oscillate. indicator is an active low, open drain output and requires a pullup resistor for normal operation. When pulled up, goes to a high impedance state (i.e. logic high) after a 20 ms delay when all three of the following conditions are met. First, V IN must be above the undervoltage condition. Second, the manual reset (MR) pin must be in a high impedance state. Third, V OUT2 must be above approximately 95% of its regulated voltage. To monitor V OUT, the PG output pin can be connected to or. V IN and V IN2 V IN and V IN2 are inputs to the regulators. V OUT and V OUT2 V OUT and V OUT2 are output terminals of each regulator. POST OFFICE BOX DALLAS, TEXAS

9 absolute maximum ratings over operating junction temperature (unless otherwise noted) Input voltage range :V IN V to 7 V V IN V to 7 V Voltage range at V to 7 V Output voltage range (V OUT, V SSE ) V Output voltage range (V OUT2, V SSE2 ) V Maximum, PG voltage V Maximum,, and SEQ voltage V IN Peak output current Internally limited Continuous total power dissipation See Dissipation Rating Table Operating virtual junction temperature range, T J C to 50 C Storage temperature range, T stg C to 50 C ESD rating, HBM kv Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are tied to network ground. DISSIPATION RATING TABLE ÁÁÁÁÁÁ AIR FLOW PACKAGE (CFM) TA 25 C ÁÁÁÁÁÁ ÁÁÁÁÁ ÁÁÁÁÁ 0 ÁÁÁÁÁÁ 3.32 W ÁÁÁÁÁÁ DERATING FACTOR TA = 70 C TA = 85 C 33.2 mw/ C ÁÁÁÁÁÁ.33 W PWP 250 TBD W TBD mw/ C TBD W TBD W This parameter is measured with the recommended copper heat sink pattern on a 4-layer PCB, 2 oz. copper traces on a 4-in 4-in ground layer. Simultaneous and continuous operation of both regulator outputs at full loads may exceed the power dissipation rating of the PWP package. For more information, refer to the power dissipation and thermal information section at the end of this datasheet, and to TI technical brief SLMA002. recommended operating conditions.83 W ÁÁÁÁÁÁ MIN MAX UNIT Input voltage, VI V Output current, IO (regulator ) 0 A Output current, IO (regulator 2) 0 2 A Output voltage range (for adjustable option) V Operating virtual junction temperature, TJ C To calculate the minimum input voltage for maximum output current, use the following equation: VI(min) = VO(max) + VDO(max load). 8 POST OFFICE BOX DALLAS, TEXAS 75265

10 electrical characteristics over recommended operating junction temperature (T J = 40 C to 25 C) V IN or V IN2 = V OUTX(nom) + V, I OUTX = ma, = 0, C OUT = 22 µf, C OUT2 = 47 µf(unless otherwise noted) Output voltage V O (see Notes and 3) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT Reference 2.7 V < V I < 6 V, FB connected to V O.224 voltage T J = 25 C 2.7 V < V I < 6 V, FB connected to V O V Output 2.7 V < V I < 6 V, T J = 25 C.2 (V OUT2 ) 2.7 V < V I < 6 V V Output 2.7 V < V I < 6 V, T J = 25 C.5 (V OUT2 ) 2.7 V < V I < 6 V V.8 V Output 2.8 V < V I < 6 V, T J = 25 C.8 (V OUT2 ) 2.8 V < V I < 6 V V Output 3.5 V < V I < 6 V, T J = 25 C 2.5 (V OUT2 ) 3.5 V < V I < 6 V V Output 4.3 V < V I < 6 V, T J = 25 C 3.3 (V OUT2 ) 4.3 V < V I < 6 V Quiescent current (GND current) for regulator and See Note 3, T J = 25 C 85 regulator 2, = 0 V, (see Note ) See Note Output voltage line regulation ( V V O + V < V I 6 V, T J = 25 C, See Note 0.0% O /V O ) for regulator and regulator 2 (see Note 2) V O + V < V I 6 V, See Note 0.% Load regulation for V OUT and V OUT2 T J = 25 C, See Note 3 mv V n Output noise voltage Regulator (TPS7035) Regulator 2 Output current limit Regulator Regulator 2 BW = 300 Hz to 00 khz, T J = 25 C V O = 0 V Thermal shutdown junction temperature 50 C I I(standby) Standby current = V I, T J = 25 C 2 = V I 0 PSRR Power supply ripple rejection Regulator f = khz, T J = 25 C, See Note 65 (TPS7035) Regulator 2 f = khz, T J = 25 C, See Note 60 terminal Minimum input voltage for valid I () = 300 µa, V () 0.8 V.0.3 V Trip threshold voltage V O decreasing 92% 95% 98% V O Hysteresis voltage Measured at V O 0.5% V O t () pulse duration ms t r() Rising edge deglitch 30 µs Output low voltage V I = 3.5 V, I () = ma V Leakage current V () = 6 V µa NOTES: µa V µvrms. Minimum input operating voltage is 2.7 V or VO(typ) + V, whichever is greater. Maximum input voltage = 6 V, minimum output current is ma. 2. If VO <.8 V then VImax = 6 V, VImin = 2.7 V: Line regulation (mv) % V If VO > 2.5 V then VImax = 6 V, VImin = VO + V: V O VImax 2.7 V V O V Imax VO Line regulation (mv) % V IO = ma to A for regulator and ma to 2 A for regulator A µa db POST OFFICE BOX DALLAS, TEXAS

11 electrical characteristics over recommended operating junction temperature (T J = 40 C to 25 C) V IN or V IN2 = V OUTX(nom) + V, I OUTX = ma, = 0, C OUT = 22 µf, C OUT2 = 47 µf(unless otherwise noted) (continued) PG terminal PARAMETER TEST CONDITIONS MIN TYP MAX UNIT Minimum input voltage for valid PG I (PG) = 300 µa, V (PG ) 0.8 V.0.3 V Trip threshold voltage V O decreasing 92% 95% 98% V O Hysteresis voltage Measured at V O 0.5% V O t r(pg) Rising edge deglitch 30 µs Output low voltage V I = 2.7 V, I (PG) = ma V Leakage current V (PG) = 6 V µa terminal High-level input voltage 2 V Low-level input voltage 0.7 V Input current () µa SEQ terminal High-level SEQ input voltage 2 V Low-level SEQ input voltage 0.7 V SEQ pullup current source 6 µa / terminals High-level input voltage 2 V Low-level input voltage 0.7 V Pullup current source 6 µa V OUT2 terminal V OUT2 UV comparator positive-going input threshold voltage of V OUT UV comparator 80% V O 83% V O 86% V O V V OUT2 UV comparator hysteresis 3% V O mv V OUT2 UV comparator falling edge deglitch V SSE2 decreasing below threshold 40 µs Peak output current 2 ms pulse width 3 A Discharge transistor current V OUT2 =.5 V 7.5 ma V OUT terminal V OUT UV comparator positive-going input threshold voltage of V OUT UV comparator 80% V O 83% V O 86% V O V V OUT UV comparator hysteresis 3% V O mv V OUT UV comparator falling edge deglitch V SSE decreasing below threshold 40 µs Dropout voltage (see Note 4) I O = A, V IN = 3.2 V, T J = 25 C 60 I O = A, V IN = 3.2 V 250 Peak output current 2 ms pulse width.2 A Discharge transistor current V OUT =.5 V 7.5 ma V IN / V IN2 terminal UVLO threshold V UVLO hysteresis 0 mv FB / FB2 terminals Input current TPS70302 FB =.8 V µa NOTE 4: Input voltage(vin or VIN2) = VO(Typ) 00 mv. For the.5-v,.8-v and 2.5-V regulators, the dropout voltage is limited by input voltage range. The 3.3 V regulator input voltage is set to 3.2 V to perform this test. mv 0 POST OFFICE BOX DALLAS, TEXAS 75265

12 TYPICAL CHARACTERISTICS Table of Graphs FIGURE VO Output voltage Output current, 2 Junction temperature 3, 4 Ground current Junction temperature 5 PSRR Power supply rejection ratio Frequency 6 9 Output spectral noise density Frequency 0 3 zo Output impedance Frequency 4 7 Dropout voltage Temperature 8, 9 Input voltage 20, 2 Load transient response 22, 23 Line transient response 24, 25 VO Output voltage and enable voltage Time (start-up) 26, 27 Equivalent series resistance Output current TPS7035 OUTPUT VOLTAGE OUTPUT CURRT TPS7035 OUTPUT VOLTAGE OUTPUT CURRT VIN = 4.3 V TJ = 25 C VOUT.8 VIN2 = 2.8V TJ = 25 C Output Voltage V V O V O Output Voltage V IO Output Current ma Figure IO Output Current ma Figure 2 POST OFFICE BOX DALLAS, TEXAS 75265

13 TYPICAL CHARACTERISTICS TPS7035 OUTPUT VOLTAGE JUNCTION TEMPERATURE VIN = 4.3 V VOUT V O Output Voltage V IO = ma IO = A TJ Junction Temperature C Figure 3 V O Output Voltage V VIN2 = 2.8 V TPS7035 OUTPUT VOLTAGE JUNCTION TEMPERATURE IO = 2 A IO = ma Ground Current µ A TPS7035 GROUND CURRT JUNCTION TEMPERATURE Regulator and Regulator 2 IOUT = ma IOUT2 = ma IOUT = A IOUT2 = 2 A TJ Junction Temperature C TJ Junction Temperature C Figure 4 Figure 5 2 POST OFFICE BOX DALLAS, TEXAS 75265

14 TYPICAL CHARACTERISTICS PSRR Power Supply Rejection Ratio db TPS7035 POWER SUPPLY REJECTION RATIO FREQUCY VIN = 4.3 V VOUT = 3.3 V IO = 0 ma Co = 22 µf k 0 k 00 k M PSRR Power Supply Rejection Ratio db TPS7035 POWER SUPPLY REJECTION RATIO FREQUCY f Frequency Hz f Frequency Hz Figure 6 Figure VIN = 4.3 V VOUT = 3.3 V IO = A Co = 22 µf k 0 k 00 k M PSRR Power Supply Rejection Ratio db TPS7035 POWER SUPPLY REJECTION RATIO FREQUCY VIN2 = 2.8 V =.8 V IO = 0 ma Co = 47 µf k 0 k f Frequency Hz 00 k M Figure 8 Figure 9 PSRR Power Supply Rejection Ratio db TPS7035 POWER SUPPLY REJECTION RATIO FREQUCY VIN2 = 2.8 V =.8 V IO = 2 A Co = 47 µf k 0 k f Frequency Hz 00 k M POST OFFICE BOX DALLAS, TEXAS

15 TYPICAL CHARACTERISTICS Output Spectral Noise Density µv/ Hz 0 0. OUTPUT SPECTRAL NOISE DSITY FREQUCY VIN = 4.3 V VOUT = 3.3 V COUT = 22 µf IO = 0 ma TJ = 25 C Output Spectral Noise Density µv/ Hz 0 0. OUTPUT SPECTRAL NOISE DSITY FREQUCY VIN2 = 2.8 V =.8 V COUT2 = 47 µf IO = 0 ma TJ = 25 C k 0 k 00 k f Frequency Hz Figure k 0 k 00 k f Frequency Hz Figure Output Spectral Noise Density µv/ Hz 0 0. OUTPUT SPECTRAL NOISE DSITY FREQUCY VIN = 4.3 V VOUT = 3.3 V COUT = 22 µf IO = A TJ = 25 C Output Spectral Noise Density µv/ Hz 0 0. OUTPUT SPECTRAL NOISE DSITY FREQUCY VIN2 = 2.8 V =.8 V COUT2 = 47 µf IO = 2 A TJ = 25 C k 0 k 00 k f Frequency Hz Figure k 0 k 00 k f Frequency Hz Figure 3 4 POST OFFICE BOX DALLAS, TEXAS 75265

16 TYPICAL CHARACTERISTICS OUTPUT IMPEDANCE FREQUCY OUTPUT IMPEDANCE FREQUCY VOUT = 3.3 V IO = 0 ma Co = 22 µf VOUT = 3.3 V IO = A Co = 22 µf Z O Output Impedance Ω Z O Output Impedance Ω k 0 k 00 k M 0 M f Frequency Hz Figure k 0 k 00 k M 0 M f Frequency Hz Figure 5 OUTPUT IMPEDANCE FREQUCY OUTPUT IMPEDANCE FREQUCY =.8 V IO = 0 ma Co = 47 µf =.8 V IO = 2 A Co = 47 µf Z O Output Impedance Ω Z O Output Impedance Ω k 0 k 00 k M 0 M 0 00 k 0 k 00 k M 0 M f Frequency Hz f Frequency Hz Figure 6 Figure 7 POST OFFICE BOX DALLAS, TEXAS

17 TYPICAL CHARACTERISTICS 250 TPS7035 DROPOUT VOLTAGE TEMPERATURE 25 TPS7035 DROPOUT VOLTAGE TEMPERATURE VOUT VIN = 3.2 V VOUT VIN = 3.2 V Dropout Voltage mv IO = A Dropout Voltage mv IO = 00 ma 50 5 IO = 0 ma IO = ma T Temperature C Figure T Temperature C Figure TPS70302 DROPOUT VOLTAGE INPUT VOLTAGE VOUT IO = A TPS70302 DROPOUT VOLTAGE INPUT VOLTAGE TJ = 25 C IO = 2 A Dropout Voltage mv TJ = 25 C TJ = 25 C TJ= 40 C Dropout Voltage mv TJ = 25 C TJ= 40 C VI Input Voltage V Figure VI Input Voltage V Figure 2 6 POST OFFICE BOX DALLAS, TEXAS 75265

18 TYPICAL CHARACTERISTICS LOAD TRANSIT RESPONSE LOAD TRANSIT RESPONSE Output Current A VIN = 4.3 V VOUT = 3.3 V Co = 22 µf TJ = 25 C Output Current A 2 0 =.8 V IO = 2 A Co = 47 µf TJ = 25 C VO Change in Output Voltage mv I O V O Change in Output Voltage mv I O t Time ms t Time ms Figure 22 Figure 23 LINE TRANSIT RESPONSE LINE TRANSIT RESPONSE Input Voltage V VOUT = 3.3 V IO = A Co = 22 µf Input Voltage V =.8 V IO = 2 A Co = 47 µf VO Change in Output Voltage mv V I VO Change in Output Voltage mv V I t Time µs Figure t Time µs Figure 25 POST OFFICE BOX DALLAS, TEXAS

19 TYPICAL CHARACTERISTICS OUTPUT VOLTAGE AND ABLE VOLTAGE TIME (START-UP) OUTPUT VOLTAGE AND ABLE VOLTAGE TIME (START-UP) 4 V O Output Voltage V VOUT = 3.3 V IO = A Co = 22 µf VIN = 4.3 V SEQ = Low V O Output Voltage V 2 0 Enable Voltage V 5 0 Enable Voltage V 5 0 =.8 V IO = 2 A Co = 47 µf VIN2 = 2.8 V SEQ = High t Time (Start-Up) ms Figure t Time (Start-Up) ms Figure 27 VI IN To Load OUT GND + Co ESR RL Figure 28. Test Circuit for Typical Regions of Stability Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to Co. 8 POST OFFICE BOX DALLAS, TEXAS 75265

20 TYPICAL CHARACTERISTICS TYPICAL REGION OF STABILITY EQUIVALT SERIES RESISTANCE (ESR) OUTPUT CURRT TYPICAL REGION OF STABILITY EQUIVALT SERIES RESISTANCE (ESR) OUTPUT CURRT ESR Equivalent Series Resistance Ω 0 0. VOUT = 3.3 V Co = 22 µf REGION OF INSTABILITY 50 mω ESR Equivalent Series Resistance Ω 0 0. VOUT = 3.3 V Co = 220 µf REGION OF INSTABILITY 5 mω IO Output Current A Figure IO Output Current A Figure 30 TYPICAL REGION OF STABILITY EQUIVALT SERIES RESISTANCE (ESR) OUTPUT CURRT TYPICAL REGION OF STABILITY EQUIVALT SERIES RESISTANCE (ESR) OUTPUT CURRT 0 REGION OF INSTABILITY 0 REGION OF INSTABILITY ESR Equivalent Series Resistance Ω mω =.8 V Co = 47 µf ESR Equivalent Series Resistance Ω 0. 5 mω =.8 V Co = 680 µf IO Output Current A Figure IO Output Current A Figure 32 Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to Co. POST OFFICE BOX DALLAS, TEXAS

21 THERMAL INFORMATION thermally enhanced TSSOP-24 (PWP PowerPad ) The thermally enhanced PWP package is based on the 24-pin TSSOP, but includes a thermal pad [see Figure 33(c)] to provide an effective thermal contact between the IC and the PWB. Traditionally, surface mount and power have been mutually exclusive terms. A variety of scaled-down TO220-type packages have leads formed as gull wings to make them applicable for surface-mount applications. These packages, however, suffer from several shortcomings: they do not address the very low profile requirements (<2 mm) of many of today s advanced systems, and they do not offer a pin-count high enough to accommodate increasing integration. On the other hand, traditional low-power surface-mount packages require power-dissipation derating that severely limits the usable range of many high-performance analog circuits. The PWP package (thermally enhanced TSSOP) combines fine-pitch surface-mount technology with thermal performance comparable to much larger power packages. The PWP package is designed to optimize the heat transfer to the PWB. Because of the very small size and limited mass of a TSSOP package, thermal enhancement is achieved by improving the thermal conduction paths that remove heat from the component. The thermal pad is formed using a lead-frame design (patent pending) and manufacturing technique to provide the user with direct connection to the heat-generating IC. When this pad is soldered or otherwise coupled to an external heat dissipator, high power dissipation in the ultrathin, fine-pitch, surface-mount package can be reliably achieved. DIE Side View (a) Thermal Pad DIE End View (b) Bottom View (c) Figure 33. Views of Thermally Enhanced PWP Package Because the conduction path has been enhanced, power-dissipation capability is determined by the thermal considerations in the PWB design. For example, simply adding a localized copper plane (heat-sink surface), which is coupled to the thermal pad, enables the PWP package to dissipate 2.5 W in free air (reference Figure 35(a), 8 cm 2 of copper heat sink and natural convection). Increasing the heat-sink size increases the power dissipation range for the component. The power dissipation limit can be further improved by adding airflow to a PWB/IC assembly (see Figures 34 and 35). The line drawn at 0.3 cm 2 in Figures 34 and 35 indicates performance at the minimum recommended heat-sink size, illustrated in Figure POST OFFICE BOX DALLAS, TEXAS 75265

22 THERMAL INFORMATION thermally enhanced TSSOP-24 (PWP PowerPad ) (continued) The thermal pad is directly connected to the substrate of the IC, which for the TPS703xx series is a secondary electrical connection to device ground. The heat-sink surface that is added to the PWP can be a ground plane or left electrically isolated. In TO220-type surface-mount packages, the thermal connection is also the primary electrical connection for a given terminal which is not always ground. The PWP package provides up to 24 independent leads that can be used as inputs and outputs (Note: leads, 2, 3, and 24 are internally connected to the thermal pad and the IC substrate). 50 THERMAL RESISTANCE COPPER HEAT-SINK AREA C/W Thermal Resistance R θ JA Natural Convection 50 ft/min 00 ft/min 50 ft/min 200 ft/min 250 ft/min 300 ft/min Copper Heat-Sink Area cm2 7 8 Figure 34 POST OFFICE BOX DALLAS, TEXAS

23 THERMAL INFORMATION thermally enhanced TSSOP-24 (PWP PowerPad ) (continued) Power Dissipation Limit W P D TA = 25 C 300 ft/min 50 ft/min Natural Convection P D Power Dissipation Limit W TA = 55 C 300 ft/min 50 ft/min Natural Convection Copper Heat-Sink Size cm Copper Heat-Sink Size cm2 8 (a) (b) 3.5 TA = 05 C 3 P D Power Dissipation Limit W ft/min 50 ft/min Natural Convection Copper Heat-Sink Size cm2 8 Figure 35. Power Ratings of the PWP Package at Ambient Temperatures of 25 C, 55 C, and 05 C (c) 22 POST OFFICE BOX DALLAS, TEXAS 75265

24 THERMAL INFORMATION thermally enhanced TSSOP-24 (PWP PowerPad ) (continued) Figure 36 is an example of a thermally enhanced PWB layout for use with the new PWP package. This board configuration was used in the thermal experiments that generated the power ratings shown in Figure 34 and Figure 35. As discussed earlier, copper has been added on the PWB to conduct heat away from the device. R θja for this assembly is illustrated in Figure 34 as a function of heat-sink area. A family of curves is included to illustrate the effect of airflow introduced into the system. Heat-Sink Area oz Copper Board thickness Board size Board material Copper trace/heat sink Exposed pad mounting 62 mils 3.2 in. 3.2 in. FR4 oz 63/67 tin/lead solder Figure 36. PWB Layout (Including Copper Heatsink Area) for Thermally Enhanced PWP Package From Figure 34, R θja for a PWB assembly can be determined and used to calculate the maximum power-dissipation limit for the component/pwb assembly, with the equation: where P D(max) T J max T A R JA(system) () T J max is the maximum specified junction temperature (50 C absolute maximum limit, 25 C recommended operating limit) and T A is the ambient temperature. P D(max) should then be applied to the internal power dissipated by the TPS703xx regulator. The equation for calculating total internal power dissipation of the TPS703xx is: I P V V D(total) IN OUT Q I V OUT IN 2 I V V IN2 OUT2 Q I V OUT2 IN2 2 (2) Since the quiescent current of the TPS703xx is very low, the second term is negligible, further simplifying the equation to: P D(total) V IN V OUT I OUT V IN2 V OUT2 I OUT2 (3) For the case where T A = 55 C, airflow = 200 ft/min, copper heat-sink area = 4 cm 2, the maximum power-dissipation limit can be calculated. First, from Figure 34, we find the system R θja is 50 C/W; therefore, the maximum power-dissipation limit is: P D(max) T J max T A R JA(system) 25 C 55 C TBD C W TBD W (4) POST OFFICE BOX DALLAS, TEXAS

25 THERMAL INFORMATION thermally enhanced TSSOP-24 (PWP PowerPad ) (continued) If the system implements a TPS703xx regulator, where V IN = 5.0 V, V IN2 = 2.8 V, I OUT = 500 ma, and I OUT2 = 800 ma, the internal power dissipation is: P D(total) V IN V OUT I OUT V IN2 V OUT2 I OUT2 (5) ( ) 0.5 (2.8.8) W Comparing P D(total) with P D(max) reveals that the power dissipation in this example does not exceed the calculated limit. When it does, one of two corrective actions should be made: raising the power-dissipation limit by increasing the airflow or the heat-sink area, or lowering the internal power dissipation of the regulator by reducing the input voltage or the load current. In either case, the above calculations should be repeated with the new system parameters. This parameter is measured with the recommended copper heat sink pattern on a 4-layer PCB, 2 oz. copper traces on 4-in 4-in ground layer. Simultaneous and continuous operation of both regulator outputs at full load may exceed the power dissipation rating of the PWP package. mounting information The primary requirement is to complete the thermal contact between the thermal pad and the PWB metal. The thermal pad is a solderable surface and is fully intended to be soldered at the time the component is mounted. Although voiding in the thermal-pad solder-connection is not desirable, up to 50% voiding is acceptable. The data included in Figures 34 and 35 is for soldered connections with voiding between 20% and 50%. The thermal analysis shows no significant difference resulting from the variation in voiding percentage. Figure 37 shows the solder-mask land pattern for the PWP package. The minimum recommended heat-sink area is also illustrated. This is simply a copper plane under the body extent of the package, including metal routed under terminals, 2, 3, and 24. Minimum Recommended Heat-Sink Area Location of Exposed Thermal Pad on PWP Package Figure 37. PWP Package Land Pattern 24 POST OFFICE BOX DALLAS, TEXAS 75265

26 sequencing timing diagrams APPLICATION INFORMATION The following figures provide a timing diagram of how this device functions in different configurations. application conditions not shown in block diagram: V IN and V IN2 are tied to the same fixed input voltage greater than the V UVLO ; SEQ is tied to logic low; PG is tied to ; is not used and is connected to V IN. explanation of timing diagrams: is initially high; therefore, both regulators are off and PG and are at logic low. With SEQ at logic low, when is taken to logic low, V OUT turns on. V OUT2 turns on after V OUT reaches 83% of its regulated output voltage. When V OUT reaches 95% of its regulated output voltage, PG (tied to ) goes to logic high. When both V OUT and V OUT2 reach 95% of their respective regulated output voltages and both and (tied to PG) are at logic high, is pulled to logic high after a 20 ms delay. When is returned to logic high, both devices power down and both PG (tied to ) and return to logic low. VI 0.22 µf 0.22 µf >2 V <0.7 V TPS703xxPWP (Fixed Output Option) VIN VIN2 SEQ VOUT VSSE PG VSSE2 VOUT 22 µf VIN 250 kω 47 µf SEQ VOUT 95% 83% 95% 83% PG ( tied to PG) t (see Note A) 20 ms NOTE A: t Time at which both VOUT and are greater than the PG thresholds and is logic high. Figure 38. Timing When SEQ = Low POST OFFICE BOX DALLAS, TEXAS

27 APPLICATION INFORMATION sequencing timing diagrams (continued) application conditions not shown in block diagram: VI V IN and V IN2 are tied to the same fixed input voltage greater than the V UVLO ; SEQ is tied to logic high; PG is tied to ; is not used and is connected to V IN. explanation of timing diagrams: is initially high; therefore, both regulators are off and PG and are at logic low. With SEQ at logic high, when is taken to logic low, V OUT2 turns on. V OUT turns on after V OUT2 reaches 83% of its regulated output voltage. When V OUT reaches 95% of its regulated output voltage, PG (tied to ) goes to logic high. When both V OUT and V OUT2 reach 95% of their respective regulated output voltages and both and (tied to PG) are at logic high, is pulled to logic high after a 20 ms delay. When is returned to logic high, both devices turn off and both PG (tied to ) and return to logic low. VIN VIN2 SEQ VOUT 0.22 µf 22 µf VSSE 0.22 µf >2 V <0.7 V TPS703xxPWP (Fixed Output Option) PG VSSE2 VOUT VIN 47 µf 250 kω SEQ 95% 83% VOUT 95% 83% PG ( tied to PG) t (see Note A) 20ms NOTE A: t Time at which both VOUT and are greater than the PG thresholds and is logic high. Figure 39. Timing When SEQ = High 26 POST OFFICE BOX DALLAS, TEXAS 75265

28 APPLICATION INFORMATION sequencing timing diagrams (continued) application conditions not shown in block diagram: VI V IN and V IN2 are tied to the same fixed input voltage greater than the V UVLO ; SEQ is tied to logic high; PG is tied to ; is initially at logic high but is eventually toggled. explanation of timing diagrams: is initially high; therefore, both regulators are off and PG and are at logic low. With SEQ at logic high, when is taken low, V OUT2 turns on. V OUT turns on after V OUT2 reaches 83% of its regulated output voltage. When V OUT reaches 95% of its regulated output voltage, PG (tied to ) goes to logic high. When both V OUT and V OUT2 reach 95% of their respective regulated output voltages and both and (tied to PG) are at logic high, is pulled to logic high after a 20 ms delay. When is taken low, returns to logic low but the 0.22 µf 0.22 µf >2 V <0.7 V TPS703xxPWP (Fixed Output Option) VIN VIN2 SEQ VOUT VSSE PG VSSE2 2 V VOUT 22 µf 0.7 V 47 µf 250 kω outputs remain in regulation. When is returned to logic high, since both V OUT and V OUT2 remain above 95% of their respective regulated output voltages and (tied to PG) remains at logic high, is pulled to logic high after a 20 ms delay. SEQ 95% 83% VOUT 83% 95% PG ( tied to PG) t (see Note A) 20 ms 20 ms NOTE A: t Time at which both VOUT and are greater than the PG thresholds and is logic high. Figure 40. Timing When Is Toggled POST OFFICE BOX DALLAS, TEXAS

29 APPLICATION INFORMATION sequencing timing diagrams (continued) application conditions not shown in block diagram: VI V IN and V IN2 are tied to the same fixed input voltage greater than the V UVLO ; SEQ is tied to logic high; PG is tied to ; is not used and is connected to V IN. explanation of timing diagrams: is initially high; therefore, both regulators are off and PG and are at logic low. With SEQ at logic high, when is taken low, V OUT2 turns on. V OUT turns on after V OUT2 reaches 83% of its regulated output voltage. When V OUT reaches 95% of its regulated output voltage, PG (tied to ) goes to logic high. When both V OUT and V OUT2 reach 95% of their respective regulated output voltages and both and (tied to PG) are at logic high, is pulled to logic high after a 20 ms delay. When a fault on V OUT causes it to fall below 95% of its regulated output voltage, PG (tied to ) goes to logic low. VIN VIN2 SEQ VOUT 0.22 µf 22 µf VSSE 0.22 µf >2 V <0.7 V TPS703xxPWP (Fixed Output Option) PG VSSE2 VOUT 47 µf VIN 250 kω SEQUCE 95% 83% VOUT 95% 83% Fault on VOUT PG ( tied to PG) t (see Note A) 20 ms NOTE A: t Time at which both VOUT and are greater than the PG thresholds and is logic high. Figure 4. Timing When a Fault Occurs on V OUT 28 POST OFFICE BOX DALLAS, TEXAS 75265

30 APPLICATION INFORMATION sequencing timing diagrams (continued) application conditions not shown in block diagram: VI V IN and V IN2 are tied to the same fixed input voltage greater than the V UVLO ; SEQ is tied to logic high; PG is tied to ; is not used and is connected to V IN. explanation of timing diagrams: is initially high; therefore, both regulators are off and PG and are at logic low. With SEQ at logic high, when is taken low, V OUT2 turns on. V OUT turns on after V OUT2 reaches 83% of its regulated output voltage. When V OUT reaches 95% of its regulated output voltage, PG (tied to ) goes to logic high. When both V OUT and V OUT2 reach 95% of their respective regulated output voltages and both and (tied to PG) are at logic high, is pulled to logic high after a 20 ms delay. When a fault on V OUT2 causes it to fall below 95% of its regulated VIN VIN2 SEQ VOUT 0.22 µf 22 µf VSSE 0.22 µf >2 V <0.7 V TPS703xxPWP (Fixed Output Option) PG VSSE2 VOUT 47 µf VIN 250 kω output voltage, returns to logic low and V OUT begins to power down because SEQ is high. When V OUT falls below 95% of its regulated output voltage, PG (tied to ) returns to logic low. ABLE SEQUCE 95% 83% Fault on VOUT 95% 83% PG ( tied to PG) t (see Note A) 20 ms NOTE A: t Time at which both VOUT and are greater than the PG thresholds and is logic high. Figure 42. Timing When a Fault Occurs on V OUT2 POST OFFICE BOX DALLAS, TEXAS

31 split voltage DSP application APPLICATION INFORMATION Figure 43 shows a typical application where the TPS7035 is powering up a DSP. In this application, by grounding the SEQ pin, V OUT (I/O) is powered up first, and then V OUT2 (core). 5 V VIN TPS7035 PWP VOUT 3.3 V DSP I/O 0.22 µf VSSE 22 µf 250 kω VIN2 PG VIN PG 250 kω 0.22 µf >2 V <0.7 V VIN VSSE2 SEQ 47 µf.8 V Core SEQ (Core) 83% 95% VOUT (I/O) 95% 83% PG t 20ms (see Note A) NOTE A: t Time at which both Vout and Vout2 are greater than the PG thresholds and is logic high. Figure 43. Application Timing Diagram (SEQ = Low) 30 POST OFFICE BOX DALLAS, TEXAS 75265

32 split voltage DSP application (continued) APPLICATION INFORMATION Figure 44 shows a typical application where the TPS7035 is powering up a DSP. In this application, by pulling up the SEQ pin, V OUT2 (Core) is powered up first, and then V OUT (I/O). 5 V VIN TPS7035 PWP VOUT 3.3 V DSP I/O 0.22 µf VSSE 22 µf 250 kω VIN2 PG VIN PG 250 kω 0.22 µf >2 V <0.7 V VSSE2 VIN SEQ 47 µf.8 V Core SEQ (Core) 95% 83% VOUT (I/O) 95% 83% PG t 20ms (see Note A) NOTE A: t Time at which both Vout and Vout2 are greater than the PG thresholds and is logic high. Figure 44. Application Timing Diagram (SEQ = High) POST OFFICE BOX DALLAS, TEXAS

33 input capacitor APPLICATION INFORMATION For a typical application, a ceramic input bypass capacitor (0.22 µf µf) is recommended to ensure device stability. This capacitor should be as close as possible to the input pin. Due to the impedance of the input supply, large transient currents causes the input voltage to droop. If this droop causes the input voltage to drop below the UVLO threshold, the device turns off. Therefore, it is recommended that a larger capacitor be placed in parallel with the ceramic bypass capacitor at the regulator s input. The size of this capacitor depends on the output current, response time of the main power supply, and the main power supply s distance to the regulator. At a minimum, the capacitor should be sized to ensure that the input voltage does not drop below the minimum UVLO threshold voltage during normal operating conditions. output capacitor As with most LDO regulators, the TPS703xx requires an output capacitor connected between each OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value for V OUT is 22 µf and the ESR (equivalent series resistance) must be between 50 mω and 800 mω. The minimum recommended capacitance value for V OUT2 is 47 µf and the ESR must be between 50 mω and 2 Ω. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Larger capacitors provide a wider range of stability and better load transient response. Below is a partial listing of surface-mount capacitors usable with the TPS703xx for fast transient response application. This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for the user s application. When necessary to achieve low height requirements along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet the guidelines above. VALUE MFR. PART NO. 680 µf Kemet T50X687004AS 470 µf Sanyo 4TPB470M 50 µf Sanyo 4TPC50M 220 µf Sanyo 2R5TPC220M 00 µf Sanyo 6TPC00M 68 µf Sanyo 0TPC68M 68 µf Kemet T495D686006AS 47 µf Kemet T495D47600AS 33 µf Kemet T495C33606AS 22 µf Kemet T495C22600AS 32 POST OFFICE BOX DALLAS, TEXAS 75265

34 APPLICATION INFORMATION programming the TPS70302 adjustable LDO regulator The output voltage of the TPS70302 adjustable regulators is programmed using external resistor dividers as shown in Figure 45. Resistors R and R2 should be chosen for approximately 50 µa divider current. Lower value resistors can be used, but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at the sense terminal increase the output voltage error. The recommended design procedure is to choose R2 = 30. kω to set the divider current at approximately 50 µa and then calculate R using: R V O V ref R2 (6) where V ref =.224 V typ (the internal reference voltage) TPS70302 OUTPUT VOLTAGE PROGRAMMING GUIDE >2.0 V VI 0. µf <0.7V IN OUT R + VO OUTPUT VOLTAGE 2.5 V 3.3 V 3.6 V R R UNIT kω kω kω GND FB R2 Figure 45. TPS70302 Adjustable LDO Regulator Programming regulator protection Both TPS703xx PMOS-pass transistors have built-in back diodes that conduct reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate. The TPS703xx also features internal current limiting and thermal protection. During normal operation, the TPS703xx regulator limits output current to approximately.75 A (typ) and regulator 2 limits output current to approximately 3.8 A (typ). When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 50 C(typ), thermal-protection circuitry shuts it down. Once the device has cooled below 30 C(typ), regulator operation resumes. POST OFFICE BOX DALLAS, TEXAS

35 PACKAGE OPTION ADDDUM 3-Jul-2006 PACKAGING INFORMATION Orderable Device Status () Package Type Package Drawing Pins Package Qty TPS70302PWP ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70302PWPG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70302PWPR ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70302PWPRG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70345PWP ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70345PWPG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70345PWPR ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70345PWPRG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70348PWP ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70348PWPG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70348PWPR ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70348PWPRG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS7035PWP ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS7035PWPG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS7035PWPR ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS7035PWPRG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70358PWP ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70358PWPG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70358PWPR ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) TPS70358PWPRG4 ACTIVE HTSSOP PWP Green (RoHS & no Sb/Br) Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3) CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU CU NIPDAU Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR Level-2-260C- YEAR () The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check for the latest availability information and additional product content details. Addendum-Page

TPS70345, TPS70348, TPS70351, TPS70358, TPS70302 DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS WITH POWER UP SEQUENCING FOR SPLIT VOLTAGE DSP SYSTEMS

TPS70345, TPS70348, TPS70351, TPS70358, TPS70302 DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS WITH POWER UP SEQUENCING FOR SPLIT VOLTAGE DSP SYSTEMS TPS7345, TPS7348, TPS735, TPS7358, TPS732 Dual Output Voltages for Split-Supply Applications Selectable Power Up Sequencing for DSP Applications (See TPS74xx for Independent Enabling of Each Output) Output

More information

DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS

DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS 1 GND/HEATSINK 12 TPS70345, TPS70348 www.ti.com SLVS285H AUGUST 2000 REVISED APRIL 2010 DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS Check for Samples: TPS70345,

More information

Dual-Output, Low Dropout Voltage Regulators

Dual-Output, Low Dropout Voltage Regulators 1 Dual-Output, Low Dropout Voltage Regulators with Power-Up Sequencing for Split-Voltage DSP Systems TPS70745, TPS70748 1FEATURES DESCRIPTION 23 Dual Output Voltages for Split-Supply TPS707xx family devices

More information

description NC/FB PG GND EN OUT OUT IN IN D PACKAGE (TOP VIEW) TPS76533 DROPOUT VOLTAGE vs FREE-AIR TEMPERATURE

description NC/FB PG GND EN OUT OUT IN IN D PACKAGE (TOP VIEW) TPS76533 DROPOUT VOLTAGE vs FREE-AIR TEMPERATURE TPS76515, TPS76518, TPS76525, TPS76527 150-mA Low-Dropout Voltage Regulator Available in 1.5-V, 1.8-V, 2.5-V, 2.7-V, 2.8-V, 3.0-V, 3.3-V, 5.0-V Fixed Output and Adjustable Versions Dropout Voltage to 85

More information

description GND/HEATSINK NC NC GND NC NC NC NC NC GND/HEATSINK GND/HEATSINK NC IN IN EN RESETor PG FB/SENSE OUTPUT OUTPUT GND/HEATSINK

description GND/HEATSINK NC NC GND NC NC NC NC NC GND/HEATSINK GND/HEATSINK NC IN IN EN RESETor PG FB/SENSE OUTPUT OUTPUT GND/HEATSINK TPS752Q, TPS7525Q, TPS7528Q, TPS75225Q, TPS75233Q WITH RESET 2-A Low-Dropout Voltage Regulator Available in.5-v,.8-v, 2.5-V, 3.3-V Fixed Output and Adjustable Versions Open Drain Power-On Reset With -ms

More information

description GND/HSINK GND/HSINK NC NC RESET FB/NC OUT OUT GND/HSINK GND/HSINK GND/HSINK GND/HSINK GND NC EN IN IN NC GND/HSINK GND/HSINK GND EN IN IN

description GND/HSINK GND/HSINK NC NC RESET FB/NC OUT OUT GND/HSINK GND/HSINK GND/HSINK GND/HSINK GND NC EN IN IN NC GND/HSINK GND/HSINK GND EN IN IN TPS7675Q, TPS7678Q, TPS76725Q, TPS76727Q A Low-Dropout Voltage Regulator Available in.5-v,.8-v, 2.5-V, 2.7-V, 2.8-V, 3.-V, 3.3-V, 5.-V Fixed Output and Adjustable Versions Dropout Voltage Down to 23 mv

More information

TPS7415, TPS7418, TPS7425, TPS7430, TPS7433 FAST-TRANSIENT-RESPONSE USING SMALL OUTPUT CAPACITOR 200-mA LOW-DROPOUT VOLTAGE REGULATORS

TPS7415, TPS7418, TPS7425, TPS7430, TPS7433 FAST-TRANSIENT-RESPONSE USING SMALL OUTPUT CAPACITOR 200-mA LOW-DROPOUT VOLTAGE REGULATORS Fast Transient Response Using Small Output Capacitor ( µf) 2-mA Low-Dropout Voltage Regulator Available in.5-v,.8-v, 2.5-V, 3-V and 3.3-V Dropout Voltage Down to 7 mv at 2 ma () 3% Tolerance Over Specified

More information

description Because the PMOS device behaves as a low-value

description Because the PMOS device behaves as a low-value Qualified for Automotive Applications ESD Protection Exceeds 2 V Per MIL-STD-883, Method 315; Exceeds 2 V Using Machine Model (C = 2 pf, R = ) 1 A Low-Dropout (LDO) Voltage Regulator Available in 1.5-V,

More information

DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS

DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS 1 DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS TPS70245, TPS70248 1FEATURES DESCRIPTION 23 Dual Output Voltages for Split-Supply The TPS702xx is a low dropout

More information

GND/HEATSINK GND/HEATSINK GND NC EN IN IN NC GND/HEATSINK GND/HEATSINK

GND/HEATSINK GND/HEATSINK GND NC EN IN IN NC GND/HEATSINK GND/HEATSINK Available in 5-V, 4.85-V, and 3.3-V Fixed-Output and Adjustable Versions Very Low-Dropout Voltage... Maximum of 32 mv at I O = 0 ma (TPS71H50) Very Low Quiescent Current Independent of Load... 285 µa Typ

More information

RT A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable. Features. General Description. Applications. Ordering Information

RT A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable. Features. General Description. Applications. Ordering Information RT2516 2A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable General Description The RT2516 is a high performance positive voltage regulator designed for use in applications requiring ultra-low

More information

TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS

TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS Available in 5-V, 4.85-V, and 3.3-V Fixed-Output and Adjustable Versions Very Low-Dropout Voltage...Maximum of 32 mv at I O = 0 ma (TPS750) Very Low Quiescent Current Independent of Load... 285 µa Typ

More information

TPS7301Q, TPS7325Q, TPS7330Q, TPS7333Q, TPS7348Q, TPS7350Q LOW-DROPOUT VOLTAGE REGULATORS WITH INTEGRATED DELAYED RESET FUNCTION

TPS7301Q, TPS7325Q, TPS7330Q, TPS7333Q, TPS7348Q, TPS7350Q LOW-DROPOUT VOLTAGE REGULATORS WITH INTEGRATED DELAYED RESET FUNCTION Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V Fixed-Output and Adjustable Versions Integrated Precision Supply-Voltage Supervisor Monitoring Regulator Output Voltage Active-Low Reset Signal with 2-ms

More information

description GND/HSINK GND/HSINK NC NC RESET FB/NC OUT OUT GND/HSINK GND/HSINK GND/HSINK GND/HSINK GND NC EN IN IN NC GND/HSINK GND/HSINK

description GND/HSINK GND/HSINK NC NC RESET FB/NC OUT OUT GND/HSINK GND/HSINK GND/HSINK GND/HSINK GND NC EN IN IN NC GND/HSINK GND/HSINK 1 A Low-Dropout Voltage Regulator Available in 1.5-V, 1.8-V, 2.5-V, 2.7-V, 2.8-V, 3.-V, 3.3-V, 5.-V Fixed Output and Adjustable Versions Dropout Voltage Down to 23 mv at 1 A (TPS7675) Ultralow 85 A Typical

More information

RTQ2516-QT. 2A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable. General Description. Features. Applications. Ordering Information

RTQ2516-QT. 2A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable. General Description. Features. Applications. Ordering Information RTQ2516-QT 2A, Low Input Voltage, Ultra-Low Dropout LDO Regulator with Enable General Description The RTQ2516 is a high performance positive voltage regulator designed for use in applications requiring

More information

description GND/HSINK GND/HSINK NC NC RESET FB/NC OUT OUT GND/HSINK GND/HSINK GND/HSINK GND/HSINK GND NC EN IN IN NC GND/HSINK GND/HSINK

description GND/HSINK GND/HSINK NC NC RESET FB/NC OUT OUT GND/HSINK GND/HSINK GND/HSINK GND/HSINK GND NC EN IN IN NC GND/HSINK GND/HSINK 1 A Low-Dropout Voltage Regulator Available in 1.5-V, 1.8-V, 2.5-V, 2.7-V, 2.8-V, 3.-V, 3.3-V, 5.-V Fixed Output and Adjustable Versions Dropout Voltage Down to 23 mv at 1 A (TPS7675) Ultralow 85 A Typical

More information

TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS

TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS Available in 5-V, 4.85-V, and 3.3-V Fixed-Output and Adjustable Versions Very Low-Dropout Voltage...Maximum of 32 mv at I O = ma (TPS75) Very Low Quiescent Current Independent of Load... 285 µa Typ Extremely

More information

150mA, Low-Dropout Linear Regulator with Power-OK Output

150mA, Low-Dropout Linear Regulator with Power-OK Output 9-576; Rev ; /99 5mA, Low-Dropout Linear Regulator General Description The low-dropout (LDO) linear regulator operates from a +2.5V to +6.5V input voltage range and delivers up to 5mA. It uses a P-channel

More information

TPS77901, TPS77918, TPS77925, TPS mA LDO REGULATOR WITH INTEGRATED RESET IN A MSOP8 PACKAGE

TPS77901, TPS77918, TPS77925, TPS mA LDO REGULATOR WITH INTEGRATED RESET IN A MSOP8 PACKAGE Open Drain Power-On Reset With 22-ms Delay 25-mA Low-Dropout Voltage Regulator Available in 1.8-V, 2.5-V, 3-V, Fixed Output and Adjustable Versions Dropout Voltage Typically 2 mv at 25 ma (TPS7793) Ultralow

More information

TPS752xxQ with RESET Output, TPS754xxQ with Power Good Output FAST-TRANSIENT-RESPONSE 2-A LOW-DROPOUT VOLTAGE REGULATORS

TPS752xxQ with RESET Output, TPS754xxQ with Power Good Output FAST-TRANSIENT-RESPONSE 2-A LOW-DROPOUT VOLTAGE REGULATORS 1 TPS752xxQ TPS752xxQ with RESET Output, with Power Good Output FAST-TRANSIENT-RESPONSE 2-A LOW-DROP VOLTAGE REGULATORS 1FEATURES DESCRIPTION 23 2-A Low-Dropout Voltage Regulator The TPS752xxQ and devices

More information

RT2517B. 1A, 6V, Ultra-Low Dropout Linear Regulator. General Description. Features. Applications. Ordering Information. Marking Information

RT2517B. 1A, 6V, Ultra-Low Dropout Linear Regulator. General Description. Features. Applications. Ordering Information. Marking Information RT2517B 1A, 6V, Ultra-Low Dropout Linear Regulator General Description The RT2517B is a high performance positive voltage regulator designed for use in applications requiring ultralow input voltage and

More information

RT A, Ultra Low Dropout LDO. General Description. Features. Applications. Pin Configurations. Ordering Information RT9025-

RT A, Ultra Low Dropout LDO. General Description. Features. Applications. Pin Configurations. Ordering Information RT9025- 2A, Ultra Low Dropout LDO General Description The RT9025 is a high performance positive voltage regulator designed for use in applications requiring very low Input voltage and extremely low dropout voltage

More information

Small 1A, Low-Dropout Linear Regulator in a 2.7mm x 1.6mm Package

Small 1A, Low-Dropout Linear Regulator in a 2.7mm x 1.6mm Package EVALUATION KIT AVAILABLE MAX15101 General Description The MAX15101 is a small, low-dropout linear regulator optimized for networking, datacom, and server applications. The regulator delivers up to 1A from

More information

RT2517B. 1A, 6V, Ultra-Low Dropout Linear Regulator. Features. General Description. Applications. Ordering Information. Marking Information

RT2517B. 1A, 6V, Ultra-Low Dropout Linear Regulator. Features. General Description. Applications. Ordering Information. Marking Information Sample & Buy 1A, 6V, Ultra-Low Dropout Linear Regulator General Description The is a high performance positive voltage regulator designed for use in applications requiring ultralow input voltage and ultra-low

More information

GND/HEATSINK NC RESET FB/SENSE OUTPUT OUTPUT

GND/HEATSINK NC RESET FB/SENSE OUTPUT OUTPUT SGLS325 JANUARY 26 Controlled Baseline One Assembly/Test Site, One Fabrication Site Enhanced Diminishing Manufacturing Sources (DMS) Support Enhanced Product-Change Notification Qualification Pedigree

More information

TPS7201Q, TPS7225Q, TPS7230Q TPS7233Q, TPS7248Q, TPS7250Q, TPS72xxY MICROPOWER LOW-DROPOUT (LDO) VOLTAGE REGULATORS

TPS7201Q, TPS7225Q, TPS7230Q TPS7233Q, TPS7248Q, TPS7250Q, TPS72xxY MICROPOWER LOW-DROPOUT (LDO) VOLTAGE REGULATORS Available in 5-, 4.85-, 3.3-, 3.-, and 2.5- Fixed-Output and Adjustable ersions Dropout oltage

More information

RT2515A. 2A, Low Input Voltage, Ultra-Low Dropout Linear Regulator with Enable. General Description. Features. Applications

RT2515A. 2A, Low Input Voltage, Ultra-Low Dropout Linear Regulator with Enable. General Description. Features. Applications 2A, Low Input Voltage, Ultra-Low Dropout Linear Regulator with Enable General Description The is a high performance positive voltage regulator designed for use in applications requiring ultralow input

More information

Regulators with BIAS Input

Regulators with BIAS Input General Description The MAX15027/ low-dropout linear regulators operate from input voltages as low as 1.425V and deliver up to 1A of continuous output current with a typical dropout voltage of only 75mV.

More information

RT A, Low Noise, Ultra High PSRR, Low-Dropout Linear Regulator. Features. General Description. Applications. Ordering Information

RT A, Low Noise, Ultra High PSRR, Low-Dropout Linear Regulator. Features. General Description. Applications. Ordering Information RT2519 1A, Low Noise, Ultra High PSRR, Low-Dropout Linear Regulator General Description The RT2519 is a high performance positive low dropout (LDO) regulator designed for applications requiring very low

More information

RT A, Ultra-Low Dropout Voltage Regulator. General Description. Features. Applications. Pin Configurations. Ordering Information RT9059(- )

RT A, Ultra-Low Dropout Voltage Regulator. General Description. Features. Applications. Pin Configurations. Ordering Information RT9059(- ) RT9059 3A, Ultra-Low Dropout Voltage Regulator General Description The RT9059 is a high performance positive voltage regulator designed for use in applications requiring very low input voltage and very

More information

The TPS773xx and TPS774xx are low-dropout regulators with integrated power-on reset and power good (PG) function respectively.

The TPS773xx and TPS774xx are low-dropout regulators with integrated power-on reset and power good (PG) function respectively. Open Drain Power-On Reset With 22-ms Delay (TPS773xx) Open Drain Power-Good (PG) Status Output (TPS774xx) 25-mA Low-Dropout Voltage Regulator Available in 1.5-V, 1.6-V (TPS77316 Only), 1.8-V, 2.7-V, 2.8-V,

More information

RT9085A. 1A, 5.5V, Ultra Low Dropout Linear Regulator. Features. General Description. Pin Configuration. Applications. Marking Information

RT9085A. 1A, 5.5V, Ultra Low Dropout Linear Regulator. Features. General Description. Pin Configuration. Applications. Marking Information RT9085A 1A, 5.5V, Ultra Low Dropout Linear Regulator General Description The RT9085A is a high performance positive voltage regulator with separated bias voltage (V ), designed for applications requiring

More information

RT9187C. 600mA, Ultra-Low Dropout, CMOS Regulator. General Description. Features. Applications. Ordering Information. Pin Configurations (TOP VIEW)

RT9187C. 600mA, Ultra-Low Dropout, CMOS Regulator. General Description. Features. Applications. Ordering Information. Pin Configurations (TOP VIEW) 600mA, Ultra-Low Dropout, CMOS Regulator General Description The is a high-performance, 600mA LDO regulator, offering extremely high PSRR and ultra-low dropout. This chip is ideal for portable RF and wireless

More information

id id mA, Low Dropout, Low Noise Ultra-Fast With Soft Start CMOS LDO Regulator Features General Description Applications

id id mA, Low Dropout, Low Noise Ultra-Fast With Soft Start CMOS LDO Regulator Features General Description Applications 500mA, Low Dropout, Low Noise Ultra-Fast With Soft Start CMOS LDO Regulator General Description The is a 500mA, low dropout and low noise linear regulator with high ripple rejection ratio. It has fixed

More information

RT mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information

RT mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information 3mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator General Description The RT9193 is designed for portable RF and wireless applications with demanding performance and space requirements. The RT9193 performance

More information

id9309 Ultra-Low Noise Ultra-Fast 300mA LDO Regulator Features

id9309 Ultra-Low Noise Ultra-Fast 300mA LDO Regulator Features Ultra-Low Noise Ultra-Fast 300mA LDO Regulator General Description The id9309 is a 300mA, low dropout and low noise linear regulator with high ripple rejection ratio and fast turn-on time. It has fixed

More information

Low Noise 300mA LDO Regulator General Description. Features

Low Noise 300mA LDO Regulator General Description. Features Low Noise 300mA LDO Regulator General Description The id9301 is a 300mA with fixed output voltage options ranging from 1.5V, low dropout and low noise linear regulator with high ripple rejection ratio

More information

PART MAX1658C/D MAX1659C/D TOP VIEW

PART MAX1658C/D MAX1659C/D TOP VIEW 19-1263; Rev 0; 7/97 350mA, 16.5V Input, General Description The linear regulators maximize battery life by combining ultra-low supply currents and low dropout voltages. They feature Dual Mode operation,

More information

RT2517A. 1A, 6V, Ultra Low Dropout Linear Regulator. General Description. Features. Applications. Ordering Information. Marking Information

RT2517A. 1A, 6V, Ultra Low Dropout Linear Regulator. General Description. Features. Applications. Ordering Information. Marking Information RT2517A 1A, 6V, Ultra Low Dropout Linear Regulator General Description The RT2517A is a high performance positive voltage regulator designed for applications requiring low input voltage and ultra low dropout

More information

MP2040 Fast Transient Response, 3A Dual Supply Very Low Dropout Linear Regulator

MP2040 Fast Transient Response, 3A Dual Supply Very Low Dropout Linear Regulator MP2040 Fast Transient Response, 3A Dual Supply Very Low Dropout Linear Regulator DESCRIPTION The MP2040 is a very low dropout, dual supply linear regulator. The use of two supplies allows the BIAS to control

More information

OUTPUT UP TO 300mA C2 TOP VIEW FAULT- DETECT OUTPUT. Maxim Integrated Products 1

OUTPUT UP TO 300mA C2 TOP VIEW FAULT- DETECT OUTPUT. Maxim Integrated Products 1 19-1422; Rev 2; 1/1 Low-Dropout, 3mA General Description The MAX886 low-noise, low-dropout linear regulator operates from a 2.5 to 6.5 input and is guaranteed to deliver 3mA. Typical output noise for this

More information

500mA Low-Dropout Linear Regulator in UCSP

500mA Low-Dropout Linear Regulator in UCSP 19-272; Rev ; 1/2 5mA Low-Dropout Linear Regulator in UCSP General Description The low-dropout linear regulator operates from a 2.5V to 5.5V supply and delivers a guaranteed 5mA load current with low 12mV

More information

RT9041A/B. 500mA, Low Voltage, LDO Regulator with External Bias Supply. General Description. Features. Applications. Ordering Information

RT9041A/B. 500mA, Low Voltage, LDO Regulator with External Bias Supply. General Description. Features. Applications. Ordering Information RT9041A/B 500mA, Low Voltage, LDO Regulator with External Bias Supply General Description The RT9041A/B are low voltage, low dropout linear regulators with an external bias supply input. The bias supply

More information

TOP VIEW. OUTPUT PRESET 2.5V TO 5V 200mA SHDN 3 4 BP GND. Maxim Integrated Products 1

TOP VIEW. OUTPUT PRESET 2.5V TO 5V 200mA SHDN 3 4 BP GND. Maxim Integrated Products 1 19-2584; Rev ; 1/2 Low-Noise, Low-Dropout, 2mA General Description The low-noise, low-dropout linear regulator operates from a 2.5V to 6.5V input and delivers up to 2mA. Typical output noise is 3µV RMS,

More information

150-mA LOW-NOISE LDO WITH IN-RUSH CURRENT CONTROL FOR USB APPLICATION

150-mA LOW-NOISE LDO WITH IN-RUSH CURRENT CONTROL FOR USB APPLICATION TPS7882, TPS78833 -ma LOW-NOISE LDO WITH IN-RUSH CURRENT CONTROL FOR USB APPLICATION SLVS382A JUNE 2 REVISED JULY 2 FEATURES -ma Low-Dropout Regulator Available in 2. V, 3.3 V Programmable Slew Rate Control

More information

Ultra-Low Noise Ultra-Fast 300mA LDO Regulator. Features

Ultra-Low Noise Ultra-Fast 300mA LDO Regulator. Features Ultra-Low Noise Ultra-Fast 300mA LDO Regulator General Description The is a 300mA, low dropout and low noise linear regulator with high ripple rejection ratio and fast turn-on time. It offers 1% initial

More information

RT9041E. 500mA, Low Voltage, LDO Regulator with External Bias Supply. General Description. Features. Applications. Ordering Information RT9041E-

RT9041E. 500mA, Low Voltage, LDO Regulator with External Bias Supply. General Description. Features. Applications. Ordering Information RT9041E- RT9041E 500mA, Low Voltage, LDO Regulator with External Bias Supply General Description The RT9041E is a low voltage, low dropout linear regulator with an external bias supply input. The bias supply drives

More information

RT9187B. 600mA, Ultra-Low Dropout, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information RT9187B

RT9187B. 600mA, Ultra-Low Dropout, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information RT9187B 6mA, Ultra-Low Dropout, Ultra-Fast CMOS LDO Regulator General Description The is a high-performance, 6mA LDO regulator, offering extremely high PSRR and ultra-low dropout. This chip is ideal for portable

More information

MAX8863T/S/R, MAX8864T/S/R. Low-Dropout, 120mA Linear Regulators. General Description. Benefits and Features. Ordering Information.

MAX8863T/S/R, MAX8864T/S/R. Low-Dropout, 120mA Linear Regulators. General Description. Benefits and Features. Ordering Information. General Description The MAX8863T/S/R and low-dropout linear regulators operate from a +2.5V to +6.5V input range and deliver up to 12mA. A PMOS pass transistor allows the low, 8μA supply current to remain

More information

EVALUATION KIT AVAILABLE Low-Noise 500mA LDO Regulators in a 2mm x 2mm TDFN Package MAX8902AATA+ INPUT 1.7V TO 5.5V LOGIC SUPPLY. R3 100kΩ.

EVALUATION KIT AVAILABLE Low-Noise 500mA LDO Regulators in a 2mm x 2mm TDFN Package MAX8902AATA+ INPUT 1.7V TO 5.5V LOGIC SUPPLY. R3 100kΩ. 19-0990; Rev 4; 4/11 EVALUATION KIT AVAILABLE Low-Noise 500mA LDO Regulators General Description The low-noise linear regulators deliver up to 500mA of output current with only 16µV RMS of output noise

More information

MP2009 Ultra-Low-Noise Low-Dropout, 120mA Linear Regulator

MP2009 Ultra-Low-Noise Low-Dropout, 120mA Linear Regulator MP2009 Ultra-Low-Noise Low-Dropout, 120mA Linear Regulator DESCRIPTION The MP2009 is an ultra low noise, low dropout linear regulator. The output voltage of MP2009 ranges from 1.5V to 4.5V in 100mV increments

More information

RT9041F. 500mA, Low Voltage, LDO Regulator with External Bias Supply. General Description. Features. Applications. Ordering Information

RT9041F. 500mA, Low Voltage, LDO Regulator with External Bias Supply. General Description. Features. Applications. Ordering Information 500mA, Low Voltage, LDO Regulator with External Bias Supply General Description The is a low voltage, low dropout linear regulator with an external bias supply input. The bias supply drives the gate of

More information

45V, 400mA, Low-Quiescent-Current Linear Regulator with Adjustable Reset Delay

45V, 400mA, Low-Quiescent-Current Linear Regulator with Adjustable Reset Delay EVALUATION KIT AVAILABLE MAX587 45V, 4mA, Low-Quiescent-Current General Description The MAX587 high-voltage linear regulator operates from an input voltage of 6.5V to 45V and delivers up to 4mA of output

More information

RT A, Ultra-Low Dropout Voltage Regulator. General Description. Features. Applications. Pin Configurations. Ordering Information

RT A, Ultra-Low Dropout Voltage Regulator. General Description. Features. Applications. Pin Configurations. Ordering Information RT9059 3A, Ultra-Low Dropout Voltage Regulator General Description The RT9059 is a high performance positive voltage regulator designed for use in applications requiring very low input voltage and very

More information

500mA Low Noise LDO with Soft Start and Output Discharge Function

500mA Low Noise LDO with Soft Start and Output Discharge Function 500mA Low Noise LDO with Soft Start and Output Discharge Function Description The is a family of CMOS low dropout (LDO) regulators with a low dropout voltage of 250mV at 500mA designed for noise-sensitive

More information

Low Voltage 0.5x Regulated Step Down Charge Pump VPA1000

Low Voltage 0.5x Regulated Step Down Charge Pump VPA1000 Features Low cost alternative to buck regulator Saves up to ~500mW compared to standard LDO Small PCB footprint 1.2V, 1.5V, or 1.8V fixed output voltages 300mA maximum output current 3.3V to 1.2V with

More information

MIC5524. Features. General Description. Applications. Typical Application. High-Performance 500mA LDO in Thin DFN Package

MIC5524. Features. General Description. Applications. Typical Application. High-Performance 500mA LDO in Thin DFN Package High-Performance 500mA LDO in Thin DFN Package General Description The is a low-power, µcap, low dropout regulator designed for optimal performance in a very-small footprint. It is capable of sourcing

More information

RT μA I Q, 250mA Low-Dropout Linear Regulator. General Description. Features

RT μA I Q, 250mA Low-Dropout Linear Regulator. General Description. Features RT9073 1μA I Q, 250mA Low-Dropout Linear Regulator General Description The RT9073 is a low-dropout (LDO) voltage regulators with enable function that operates from 1.2V to 5.5V. It provides up to 250mA

More information

150 ma, Low Dropout, CMOS Linear Regulator ADP1710/ADP1711

150 ma, Low Dropout, CMOS Linear Regulator ADP1710/ADP1711 5 ma, Low Dropout, CMOS Linear Regulator ADP7/ADP7 FEATURES Maximum output current: 5 ma Input voltage range: 2.5 V to 5.5 V Light load efficient IGND = 35 μa with zero load IGND = 4 μa with μa load Low

More information

MIC General Description. Features. Applications: Typical Application. 1A High Speed Low VIN LDO

MIC General Description. Features. Applications: Typical Application. 1A High Speed Low VIN LDO 1A High Speed Low VIN LDO General Description The is a high speed, Low V IN LDO capable of delivering up to 1A and designed to take advantage of point of load applications that use multiple supply rails

More information

50 ma, High Voltage, Micropower Linear Regulator ADP1720

50 ma, High Voltage, Micropower Linear Regulator ADP1720 5 ma, High Voltage, Micropower Linear Regulator ADP72 FEATURES Wide input voltage range: 4 V to 28 V Maximum output current: 5 ma Low light load current: 28 μa at μa load 35 μa at μa load Low shutdown

More information

PART NC OUT OUT RESET OUTPUT

PART NC OUT OUT RESET OUTPUT 19-1654; Rev 3; 1/12 Low-Dropout, Low I Q, 1A Linear Regulator General Description The low-dropout linear regulator (LDO) operates from +2.5 to +5.5 and delivers a guaranteed 1A load current with a low

More information

RT9059A. 3A, Ultra-Low Dropout Voltage Regulator. General Description. Features. Applications. Ordering Information. Marking Information

RT9059A. 3A, Ultra-Low Dropout Voltage Regulator. General Description. Features. Applications. Ordering Information. Marking Information RT9059A 3A, Ultra-Low Dropout Voltage Regulator General Description The RT9059A is a high performance positive voltage regulator designed for use in applications requiring very low input voltage and very

More information

RT mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information

RT mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information 3mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator General Description The is designed for portable RF and wireless applications with demanding performance and space requirements. The performance is optimized

More information

Obsolete Devices: TPS76501, TPS76525, TPS IO = 10 ma I GND Ground Current µ A

Obsolete Devices: TPS76501, TPS76525, TPS IO = 10 ma I GND Ground Current µ A TPS76515, TPS76518, TPS76525, TPS76527 TPS76528, TPS76530, TPS76533, TPS76550, TPS76501 ULTRA-LOW QUIESCIENT CURRENT 150-mA LOW-DROPOUT VOLTAGE REGULATORS SLVS236 AUGUST 1999 150-mA Low-Dropout Voltage

More information

RT mA Dual LDO Regulator. General Description. Features. Applications. Ordering Information. Pin Configurations (TOP VIEW) Marking Information

RT mA Dual LDO Regulator. General Description. Features. Applications. Ordering Information. Pin Configurations (TOP VIEW) Marking Information RT9055 300mA Dual LDO Regulator General Description The RT9055 is a dual channel, low noise, and low dropout regulator sourcing up to 300mA at each channel. The output voltage range is from 0.9V to 3.5V

More information

MP20249 Dual, Ultra-Low Noise, High PSRR 200mA Linear Regulator

MP20249 Dual, Ultra-Low Noise, High PSRR 200mA Linear Regulator The Future of Analog IC Technology DESCRIPTION The MP2249 is a dual-channel, ultra-low noise, low dropout and high PSRR linear regulator. Fixed output voltage options are available between 1.2V to 3.3V

More information

RT mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator. General Description.

RT mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator. General Description. RT9030 150mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator General Description The RT9030 is a high-performance, 150mA LDO regulator, offering extremely

More information

MPQ20051-AEC1 Low Noise, High PSRR, 1A Linear Regulator AEC-Q100 Qualified

MPQ20051-AEC1 Low Noise, High PSRR, 1A Linear Regulator AEC-Q100 Qualified MPQ20051-AEC1 Low Noise, High PSRR, 1A Linear Regulator AEC-Q100 Qualified DESCRIPTION The MPQ20051 is a low-dropout linear regulator that supplies up to 1A current with a 140mV dropout voltage. The externally-adjustable

More information

ULTRALOW-NOISE, HIGH PSRR, FAST RF 250-mA LOW-DROPOUT LINEAR REGULATORS

ULTRALOW-NOISE, HIGH PSRR, FAST RF 250-mA LOW-DROPOUT LINEAR REGULATORS www.ti.com TPS7941, TPS79418 TPS7943, TPS79433 SLVS349D NOVEMBER 21 REVISED OCTOBER 24 ULTRALOW-NOISE, HIGH PSRR, FAST RF 25-mA LOW-DROPOUT LINEAR REGULATORS FEATURES DESCRIPTION 25-mA Low-Dropout Regulator

More information

MP20045 Low Noise, 1A Linear Regulator

MP20045 Low Noise, 1A Linear Regulator MP20045 Low Noise, 1A Linear Regulator DESCRIPTION The MP20045 is a low-dropout linear regulator supplies up to 1A current with 140mV dropout voltage. The output voltage is set externally which ranges

More information

MP20041 Dual, Ultra Low Noise, High PSRR 300mA Linear Regulator

MP20041 Dual, Ultra Low Noise, High PSRR 300mA Linear Regulator MP20041 Dual, Ultra Low Noise, High PSRR 300mA Linear Regulator DESCRIPTION The MP20041 is a dual-channel, micropower, ultra low noise, low dropout and high PSRR linear regulator. The output voltage of

More information

TPS2010A, TPS2011A, TPS2012A, TPS2013A POWER-DISTRIBUTION SWITCHES

TPS2010A, TPS2011A, TPS2012A, TPS2013A POWER-DISTRIBUTION SWITCHES 33-mΩ (5-V Input) High-Side MOSFET Switch Short-Circuit and Thermal Protection Operating Range... 2.7 V to 5.5 V Logic-Level Enable Input Typical Rise Time... 6.1 ms Undervoltage Lockout Maximum Standby

More information

TOP VIEW. Maxim Integrated Products 1

TOP VIEW. Maxim Integrated Products 1 19-1812; Rev ; 1/1 5mA, Low-Dropout, General Description The low-dropout linear regulator operates from a +2.5V to +5.5V supply and delivers a guaranteed 5mA load current with low 12mV dropout. The high-accuracy

More information

RT mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator. General Description.

RT mA, Low Input Voltage, Low Dropout, Low Noise Ultra- Fast Without Bypass Capacitor CMOS LDO Regulator. General Description. Applications CDMA/GSM Cellular Handsets Portable Information Appliances Laptop, Palmtops, Notebook Computers Hand-Held Instruments Mini PCI & PCI-Express Cards PCMCIA & New Cards RT9030 150mA, Low Input

More information

MP20142 Dual Channel, 200mA Linear Regulator With Programmable Output Voltage and Output Discharge

MP20142 Dual Channel, 200mA Linear Regulator With Programmable Output Voltage and Output Discharge The Future of Analog IC Technology MP20142 Dual Channel, 200mA Linear Regulator With Programmable Output Voltage and Output Discharge DESCRIPTION The MP20142 is a dual-channel, low noise, low dropout and

More information

RTQ2569-QA. 200mA, 36V, 2 A IQ, Low Dropout Voltage Linear Regulator. Features. General Description. Applications

RTQ2569-QA. 200mA, 36V, 2 A IQ, Low Dropout Voltage Linear Regulator. Features. General Description. Applications 200mA, 36V, 2 A IQ, Low Dropout Voltage Linear Regulator General Description Features The RTQ2569 is a high input voltage (36V), low quiescent current (2 A), low-dropout linear regulator (LDO) capable

More information

RT μA I Q, 300mA Low-Dropout Linear Regulator. General Description. Features. Pin Configuration. Applications

RT μA I Q, 300mA Low-Dropout Linear Regulator. General Description. Features. Pin Configuration. Applications RT978 2μA I Q, 3mA Low-Dropout Linear Regulator General Description The RT978 is a low-dropout (LDO) voltage regulator with enable function that operates from 1.2V to 5.5V. It provides up to 3mA of output

More information

FAN2013 2A Low-Voltage, Current-Mode Synchronous PWM Buck Regulator

FAN2013 2A Low-Voltage, Current-Mode Synchronous PWM Buck Regulator FAN2013 2A Low-Voltage, Current-Mode Synchronous PWM Buck Regulator Features 95% Efficiency, Synchronous Operation Adjustable Output Voltage from 0.8V to V IN-1 4.5V to 5.5V Input Voltage Range Up to 2A

More information

RT V, 2μA, I Q, 100mA Low Dropout Voltage Linear Regulator. General Description. Features. Ordering Information RT2558- Applications

RT V, 2μA, I Q, 100mA Low Dropout Voltage Linear Regulator. General Description. Features. Ordering Information RT2558- Applications RT2558 36V, 2μA, I Q, 100mA Low Dropout Voltage Linear Regulator General Description The RT2558 is a high voltage linear regulator offering the benefits of high input voltage, low dropout voltage, low

More information

LM723/LM723C Voltage Regulator

LM723/LM723C Voltage Regulator 1 LM723, LM723C LM723/LM723C Voltage Regulator Check for Samples: LM723, LM723C 1FEATURES DESCRIPTION 2 150 ma Output Current Without External Pass The LM723/LM723C is a voltage regulator designed Transistor

More information

TPS9103 POWER SUPPLY FOR GaAs POWER AMPLIFIERS

TPS9103 POWER SUPPLY FOR GaAs POWER AMPLIFIERS Charge Pump Provides Negative Gate Bias for Depletion-Mode GaAs Power Amplifiers Buffered Clock Output to Drive Additional External Charge Pump 35-mΩ High-Side Switch Controls Supply Voltage to the GaAs

More information

MAX15103 Small 3A, Low-Dropout Linear Regulator in a 2.7mm x 1.6mm Package

MAX15103 Small 3A, Low-Dropout Linear Regulator in a 2.7mm x 1.6mm Package 19-6023; Rev 1; 5/12 EVALUATION KIT AVAILABLE MAX15103 General Description The MAX15103 is a small, low-dropout linear regulator optimized for networking, datacom, and server applications. The regulator

More information

High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339

High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator ADP3339 High Accuracy, Ultralow IQ, 1.5 A, anycap Low Dropout Regulator FEATURES High accuracy over line and load: ±.9% @ 25 C, ±1.5% over temperature Ultralow dropout voltage: 23 mv (typ) @ 1.5 A Requires only

More information

RT mA, 0.5% Accuracy Low Dropout, Ultra Low Noise Voltage Regulator. Features. General Description. Applications. Ordering Information

RT mA, 0.5% Accuracy Low Dropout, Ultra Low Noise Voltage Regulator. Features. General Description. Applications. Ordering Information 3mA,.5% Accuracy Low Dropout, Ultra Low Noise Voltage Regulator General Description The RT95 is a high-performance, 3mA LDO regulator, offering extremely high PSRR and ultra-low dropout. The RT95 is Ideal

More information

STLQ ma ultra-low quiescent current LDO. Description. Features. Applications

STLQ ma ultra-low quiescent current LDO. Description. Features. Applications 200 ma ultra-low quiescent current LDO Datasheet - production data Features Operating input voltage range: 2 V to 5.5 V Output current up to 200 ma Ultra-low quiescent current: 300 na typ. at no load (ADJ

More information

2A, 23V, 380KHz Step-Down Converter

2A, 23V, 380KHz Step-Down Converter 2A, 23V, 380KHz Step-Down Converter General Description The is a buck regulator with a built-in internal power MOSFET. It achieves 2A continuous output current over a wide input supply range with excellent

More information

EM A Low Dropout LDO. General Description. Applications. Pin Configuration. Ordering Information. Features. Typical Application Circuit

EM A Low Dropout LDO. General Description. Applications. Pin Configuration. Ordering Information. Features. Typical Application Circuit 3A Low Dropout LDO General Description is a 3A low dropout linear regulator designed for low dropout and high current applications. This device works with dual supplies, a control input for the control

More information

TOP VIEW. OUTPUT 1.5V TO 3.3V AT 200mA MAX8532 MAX8532EBT

TOP VIEW. OUTPUT 1.5V TO 3.3V AT 200mA MAX8532 MAX8532EBT 19-2733; Rev 1; 2/12 EVALUATION KIT AVAILABLE General Description The offers the benefits of low-dropout voltage and ultra-low power regulation in a subminiaturized UCSP, making it ideal for space-restricted

More information

MIC5396/7/8/9. General Description. Features. Applications. Typical Application. Low-Power Dual 300mA LDO in 1.2mm x 1.

MIC5396/7/8/9. General Description. Features. Applications. Typical Application. Low-Power Dual 300mA LDO in 1.2mm x 1. Low-Power Dual 300mA LDO in 1.2mm x 1.6mm Extra Thin DFN General Description The is an advanced dual LDO ideal for powering general purpose portable devices. The provides two high-performance, independent

More information

1.2 to 5.5 V TPS79101DBVRQ1(1) PEU1 1.8 V SOT23 TPS79118DBVRQ1(1) PER1 3.3 V (DBV) TPS79133DBVRQ1(1) PES1 4.7 V TPS79147DBVRQ1(1)(2) PET1

1.2 to 5.5 V TPS79101DBVRQ1(1) PEU1 1.8 V SOT23 TPS79118DBVRQ1(1) PER1 3.3 V (DBV) TPS79133DBVRQ1(1) PES1 4.7 V TPS79147DBVRQ1(1)(2) PET1 SGLS6B APRIL 23 REVISED SEPTEMBER 28 FEATURES Qualified for Automotive Applications ESD Protection Exceeds 2 V Per MIL-STD-883, Method 35; Exceeds 2 V Using Machine Model (C = 2 pf, R = ) -ma Low-Dropout

More information

LD A, low quiescent current, low-noise voltage regulator. Applications. Description. Features

LD A, low quiescent current, low-noise voltage regulator. Applications. Description. Features 1 A, low quiescent current, low-noise voltage regulator Datasheet - production data Features DFN6 (3x3 mm) AEC-Q100 qualified Input voltage from 1.5 to 5.5 V Ultra-low dropout voltage (200 mv typ. at 1

More information

Single Channel Linear Controller

Single Channel Linear Controller Single Channel Linear Controller Description The is a low dropout linear voltage regulator controller with IC supply power (VCC) under voltage lockout protection, external power N-MOSFET drain voltage

More information

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338

High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator ADP3338 High Accuracy, Ultralow IQ, 1 A, anycap Low Dropout Regulator FEATURES High accuracy over line and load: ±.8% @ 25 C, ±1.4% over temperature Ultralow dropout voltage: 19 mv (typ) @ 1 A Requires only CO

More information

description The TPS771xx and TPS772xx are low-dropout devices are capable of supplying 150 ma of output current with a dropout of 115 mv (TPS77133,

description The TPS771xx and TPS772xx are low-dropout devices are capable of supplying 150 ma of output current with a dropout of 115 mv (TPS77133, Open Drain Power-On Reset With 220-ms Delay (TPS771xx) Open Drain Power-Good (PG) Status Output (TPS772xx) 150-mA Low-Dropout Voltage Regulator Available in 1.5-V, 1.8-V, 2.7-V, 2.8-V, 3.3-V, 5.0-V Fixed

More information

RT9064. Ultra Low Power, 14V, 200mA Low-Dropout Linear Regulator. General Description. Features. Pin Configurations. Applications

RT9064. Ultra Low Power, 14V, 200mA Low-Dropout Linear Regulator. General Description. Features. Pin Configurations. Applications RT9064 Ultra Low Power, 14V, 200mA Low-Dropout Linear Regulator General Description The RT9064 is a low-dropout (LDO) linear regulator that features high input voltage, low dropout voltage, ultra-low operating

More information

RT9018A/B. Maximum 3A, Ultra Low Dropout Regulator. General Description. Features. Applications. Marking Information. Ordering Information

RT9018A/B. Maximum 3A, Ultra Low Dropout Regulator. General Description. Features. Applications. Marking Information. Ordering Information RT9018A/B Maximum 3A, Ultra Low Dropout Regulator General Description The RT9018A/B is a high performance positive voltage regulator designed for use in applications requiring very low Input voltage and

More information

RT9167/A. Low-Noise, Fixed Output Voltage, 300mA/500mA LDO Regulator Features. General Description. Applications. Ordering Information RT9167/A-

RT9167/A. Low-Noise, Fixed Output Voltage, 300mA/500mA LDO Regulator Features. General Description. Applications. Ordering Information RT9167/A- General Description The RT9167/A is a 3mA/mA low dropout and low noise micropower regulator suitable for portable applications. The output voltages range from 1.V to.v in 1mV increments and 2% accuracy.

More information

LD A low-dropout linear regulator with programmable soft-start. Datasheet. Features. Applications. Description

LD A low-dropout linear regulator with programmable soft-start. Datasheet. Features. Applications. Description Datasheet 1.5 A low-dropout linear regulator with programmable soft-start Features DFN10 3 x 3 wettable flanks Designed for automotive applications Dual supply pins V IN : 0.8 V to 5.5 V V BIAS : 2.7 V

More information

RT9198/A. 300mA, Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Ordering Information RT9198/A- Features. Marking Information

RT9198/A. 300mA, Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Ordering Information RT9198/A- Features. Marking Information RT9198/A 3mA, Low Noise, Ultra-Fast CMOS LDO Regulator General Description The RT9198/A is designed for portable RF and wireless applications with demanding performance and space requirements. The RT9198/A

More information